Message ID | 20190409204707.150347-2-dianders@chromium.org (mailing list archive) |
---|---|
State | New, archived |
Headers | show |
Series | rockchip: A few clock cleanups for rk3288 | expand |
hi, 在 2019/4/10 上午4:47, Douglas Anderson 写道: > This reverts commit 55bb6a633c33caf68ab470907ecf945289cb733d. > > The clocks that were enabled by that patch are pretty questionable. > Specifically looking at what has been shipping on rk3288-veyron > Chromebooks almost all of these clocks are safely turned off and cause > no apparent problems. If some boards need these clocks turned on for > some reason then it seems like we should figure out how to do that at > a board level. > > NOTE: turning these clocks off doesn't seem to do a whole lot in terms > of power savings (checking the power on the logic rail). It appears > to save maybe 1-2mW. ...but still it seems like we should turn the > clocks off if they aren't needed. > > Digging into the clocks here to describe why they shouldn't need to be > left on: > > atclk: No documentation about this clock other than that it goes to > the CPU. CPU functions fine without it on. > > jtag: Presumably this clock is only needed if you're debugging with > JTAG. It doesn't seem like it makes sense to waste power for every > rk3288 user. Perhaps this could be turned on with a CONFIG option? > > pclk_dbg, pclk_core_niu: On veyron Chromebooks we turn these two > clocks on only during kernel panics in order to access some coresight > registers. Since nothing in the upstream kernel does this we should > be able to leave them off safely. > > hsicphy12m_xin12m: There is no indication of why this clock would need > to be turned on for boards that don't use HSIC. > > pclk_ddrupctl[0-1], pclk_publ0[0-1]: On veyron Chromebooks we turn > these 4 clocks on only when doing DDR transitions and they are off > otherwise. I see no reason why they'd need to be on in the upstream > kernel which doesn't support DDRFreq. > > pmu_hclk_otg0: A "chip design defect" is mentioned in the original > patch but no details. This clock has always been gated in shipping > veyron Chromebooks so presumably this chip defect doesn't affect all > boards. > > Signed-off-by: Douglas Anderson <dianders@chromium.org> > --- > > drivers/clk/rockchip/clk-rk3288.c | 14 ++++---------- > 1 file changed, 4 insertions(+), 10 deletions(-) > > diff --git a/drivers/clk/rockchip/clk-rk3288.c b/drivers/clk/rockchip/clk-rk3288.c > index 5a67b7869960..06287810474e 100644 > --- a/drivers/clk/rockchip/clk-rk3288.c > +++ b/drivers/clk/rockchip/clk-rk3288.c > @@ -313,13 +313,13 @@ static struct rockchip_clk_branch rk3288_clk_branches[] __initdata = { > COMPOSITE_NOMUX(0, "aclk_core_mp", "armclk", CLK_IGNORE_UNUSED, > RK3288_CLKSEL_CON(0), 4, 4, DFLAGS | CLK_DIVIDER_READ_ONLY, > RK3288_CLKGATE_CON(12), 6, GFLAGS), > - COMPOSITE_NOMUX(0, "atclk", "armclk", CLK_IGNORE_UNUSED, > + COMPOSITE_NOMUX(0, "atclk", "armclk", 0, > RK3288_CLKSEL_CON(37), 4, 5, DFLAGS | CLK_DIVIDER_READ_ONLY, > RK3288_CLKGATE_CON(12), 7, GFLAGS), > COMPOSITE_NOMUX(0, "pclk_dbg_pre", "armclk", CLK_IGNORE_UNUSED, > RK3288_CLKSEL_CON(37), 9, 5, DFLAGS | CLK_DIVIDER_READ_ONLY, > RK3288_CLKGATE_CON(12), 8, GFLAGS), > - GATE(0, "pclk_dbg", "pclk_dbg_pre", CLK_IGNORE_UNUSED, > + GATE(0, "pclk_dbg", "pclk_dbg_pre", 0, > RK3288_CLKGATE_CON(12), 9, GFLAGS), > GATE(0, "cs_dbg", "pclk_dbg_pre", CLK_IGNORE_UNUSED, > RK3288_CLKGATE_CON(12), 10, GFLAGS), > @@ -647,7 +647,7 @@ static struct rockchip_clk_branch rk3288_clk_branches[] __initdata = { > INVERTER(SCLK_HSADC, "sclk_hsadc", "sclk_hsadc_out", > RK3288_CLKSEL_CON(22), 7, IFLAGS), > > - GATE(0, "jtag", "ext_jtag", CLK_IGNORE_UNUSED, > + GATE(0, "jtag", "ext_jtag", 0, > RK3288_CLKGATE_CON(4), 14, GFLAGS), CLK_IGNORE_UNUSED: Whether to close the unused clk after clk init complete. not affect there own enable/disable. JTAG is not have device node, when need jtag to debug, may be the system is crashed, there is no way to turn on this clk. > > COMPOSITE_NODIV(SCLK_USBPHY480M_SRC, "usbphy480m_src", mux_usbphy480m_p, 0, > @@ -656,7 +656,7 @@ static struct rockchip_clk_branch rk3288_clk_branches[] __initdata = { > COMPOSITE_NODIV(SCLK_HSICPHY480M, "sclk_hsicphy480m", mux_hsicphy480m_p, 0, > RK3288_CLKSEL_CON(29), 0, 2, MFLAGS, > RK3288_CLKGATE_CON(3), 6, GFLAGS), > - GATE(0, "hsicphy12m_xin12m", "xin12m", CLK_IGNORE_UNUSED, > + GATE(0, "hsicphy12m_xin12m", "xin12m", 0, > RK3288_CLKGATE_CON(13), 9, GFLAGS), > DIV(0, "hsicphy12m_usbphy", "sclk_hsicphy480m", 0, > RK3288_CLKSEL_CON(11), 8, 6, DFLAGS), > @@ -837,12 +837,6 @@ static const char *const rk3288_critical_clocks[] __initconst = { > "pclk_alive_niu", > "pclk_pd_pmu", > "pclk_pmu_niu", > - "pclk_core_niu", > - "pclk_ddrupctl0", > - "pclk_publ0", > - "pclk_ddrupctl1", > - "pclk_publ1", These clks needed enable, device node not use this clk, so we mark it as critical. > - "pmu_hclk_otg0", It's a soc bug, pmu_hclk_otg0 must always on. > }; > > static void __iomem *rk3288_cru_base;
Hi, On Tue, Apr 9, 2019 at 11:23 PM elaine.zhang <zhangqing@rock-chips.com> wrote: > > hi, > > 在 2019/4/10 上午4:47, Douglas Anderson 写道: > > This reverts commit 55bb6a633c33caf68ab470907ecf945289cb733d. > > > > The clocks that were enabled by that patch are pretty questionable. > > Specifically looking at what has been shipping on rk3288-veyron > > Chromebooks almost all of these clocks are safely turned off and cause > > no apparent problems. If some boards need these clocks turned on for > > some reason then it seems like we should figure out how to do that at > > a board level. > > > > NOTE: turning these clocks off doesn't seem to do a whole lot in terms > > of power savings (checking the power on the logic rail). It appears > > to save maybe 1-2mW. ...but still it seems like we should turn the > > clocks off if they aren't needed. > > > > Digging into the clocks here to describe why they shouldn't need to be > > left on: > > > > atclk: No documentation about this clock other than that it goes to > > the CPU. CPU functions fine without it on. > > > > jtag: Presumably this clock is only needed if you're debugging with > > JTAG. It doesn't seem like it makes sense to waste power for every > > rk3288 user. Perhaps this could be turned on with a CONFIG option? > > > > pclk_dbg, pclk_core_niu: On veyron Chromebooks we turn these two > > clocks on only during kernel panics in order to access some coresight > > registers. Since nothing in the upstream kernel does this we should > > be able to leave them off safely. > > > > hsicphy12m_xin12m: There is no indication of why this clock would need > > to be turned on for boards that don't use HSIC. > > > > pclk_ddrupctl[0-1], pclk_publ0[0-1]: On veyron Chromebooks we turn > > these 4 clocks on only when doing DDR transitions and they are off > > otherwise. I see no reason why they'd need to be on in the upstream > > kernel which doesn't support DDRFreq. > > > > pmu_hclk_otg0: A "chip design defect" is mentioned in the original > > patch but no details. This clock has always been gated in shipping > > veyron Chromebooks so presumably this chip defect doesn't affect all > > boards. > > > > Signed-off-by: Douglas Anderson <dianders@chromium.org> > > --- > > > > drivers/clk/rockchip/clk-rk3288.c | 14 ++++---------- > > 1 file changed, 4 insertions(+), 10 deletions(-) > > > > diff --git a/drivers/clk/rockchip/clk-rk3288.c b/drivers/clk/rockchip/clk-rk3288.c > > index 5a67b7869960..06287810474e 100644 > > --- a/drivers/clk/rockchip/clk-rk3288.c > > +++ b/drivers/clk/rockchip/clk-rk3288.c > > @@ -313,13 +313,13 @@ static struct rockchip_clk_branch rk3288_clk_branches[] __initdata = { > > COMPOSITE_NOMUX(0, "aclk_core_mp", "armclk", CLK_IGNORE_UNUSED, > > RK3288_CLKSEL_CON(0), 4, 4, DFLAGS | CLK_DIVIDER_READ_ONLY, > > RK3288_CLKGATE_CON(12), 6, GFLAGS), > > - COMPOSITE_NOMUX(0, "atclk", "armclk", CLK_IGNORE_UNUSED, > > + COMPOSITE_NOMUX(0, "atclk", "armclk", 0, > > RK3288_CLKSEL_CON(37), 4, 5, DFLAGS | CLK_DIVIDER_READ_ONLY, > > RK3288_CLKGATE_CON(12), 7, GFLAGS), > > COMPOSITE_NOMUX(0, "pclk_dbg_pre", "armclk", CLK_IGNORE_UNUSED, > > RK3288_CLKSEL_CON(37), 9, 5, DFLAGS | CLK_DIVIDER_READ_ONLY, > > RK3288_CLKGATE_CON(12), 8, GFLAGS), > > - GATE(0, "pclk_dbg", "pclk_dbg_pre", CLK_IGNORE_UNUSED, > > + GATE(0, "pclk_dbg", "pclk_dbg_pre", 0, > > RK3288_CLKGATE_CON(12), 9, GFLAGS), > > GATE(0, "cs_dbg", "pclk_dbg_pre", CLK_IGNORE_UNUSED, > > RK3288_CLKGATE_CON(12), 10, GFLAGS), > > @@ -647,7 +647,7 @@ static struct rockchip_clk_branch rk3288_clk_branches[] __initdata = { > > INVERTER(SCLK_HSADC, "sclk_hsadc", "sclk_hsadc_out", > > RK3288_CLKSEL_CON(22), 7, IFLAGS), > > > > - GATE(0, "jtag", "ext_jtag", CLK_IGNORE_UNUSED, > > + GATE(0, "jtag", "ext_jtag", 0, > > RK3288_CLKGATE_CON(4), 14, GFLAGS), > CLK_IGNORE_UNUSED: > Whether to close the unused clk after clk init complete. not affect > there own enable/disable. > JTAG is not have device node, when need jtag to debug, may be the system > is crashed, there is no way to turn on this clk. As I mentioned in the commit message this seems like the kind of thing that should be controlled by a CONFIG_ option. It's a debug option that's fine to have on all the time but consumes resources so some people might want to turn it off. > > COMPOSITE_NODIV(SCLK_USBPHY480M_SRC, "usbphy480m_src", mux_usbphy480m_p, 0, > > @@ -656,7 +656,7 @@ static struct rockchip_clk_branch rk3288_clk_branches[] __initdata = { > > COMPOSITE_NODIV(SCLK_HSICPHY480M, "sclk_hsicphy480m", mux_hsicphy480m_p, 0, > > RK3288_CLKSEL_CON(29), 0, 2, MFLAGS, > > RK3288_CLKGATE_CON(3), 6, GFLAGS), > > - GATE(0, "hsicphy12m_xin12m", "xin12m", CLK_IGNORE_UNUSED, > > + GATE(0, "hsicphy12m_xin12m", "xin12m", 0, > > RK3288_CLKGATE_CON(13), 9, GFLAGS), > > DIV(0, "hsicphy12m_usbphy", "sclk_hsicphy480m", 0, > > RK3288_CLKSEL_CON(11), 8, 6, DFLAGS), > > @@ -837,12 +837,6 @@ static const char *const rk3288_critical_clocks[] __initconst = { > > "pclk_alive_niu", > > "pclk_pd_pmu", > > "pclk_pmu_niu", > > - "pclk_core_niu", > > - "pclk_ddrupctl0", > > - "pclk_publ0", > > - "pclk_ddrupctl1", > > - "pclk_publ1", > These clks needed enable, device node not use this clk, so we mark it as > critical. What breaks if you don't enable these clocks? As far as I can tell these clocks only need to be enabled while touching memory controller registers (deep suspend/resume and DDRFreq transitions). On Chromebooks everything works fine with these clocks only turned on when needed. > > - "pmu_hclk_otg0", > It's a soc bug, pmu_hclk_otg0 must always on. So you said in your previous commit message. However we've shipped lots and lots of Chromebooks with this clock off. Can you explain what is broken? Is this only needed for gadget mode (which we don't use), for instance? -Doug
Hi, On Wed, Apr 10, 2019 at 8:27 PM elaine.zhang <zhangqing@rock-chips.com> wrote: > > hi, > > 在 2019/4/10 下午11:34, Doug Anderson 写道: > > Hi, > > On Tue, Apr 9, 2019 at 11:23 PM elaine.zhang <zhangqing@rock-chips.com> wrote: > > hi, > > 在 2019/4/10 上午4:47, Douglas Anderson 写道: > > This reverts commit 55bb6a633c33caf68ab470907ecf945289cb733d. > > The clocks that were enabled by that patch are pretty questionable. > Specifically looking at what has been shipping on rk3288-veyron > Chromebooks almost all of these clocks are safely turned off and cause > no apparent problems. If some boards need these clocks turned on for > some reason then it seems like we should figure out how to do that at > a board level. > > NOTE: turning these clocks off doesn't seem to do a whole lot in terms > of power savings (checking the power on the logic rail). It appears > to save maybe 1-2mW. ...but still it seems like we should turn the > clocks off if they aren't needed. > > Digging into the clocks here to describe why they shouldn't need to be > left on: > > atclk: No documentation about this clock other than that it goes to > the CPU. CPU functions fine without it on. > > jtag: Presumably this clock is only needed if you're debugging with > JTAG. It doesn't seem like it makes sense to waste power for every > rk3288 user. Perhaps this could be turned on with a CONFIG option? > > pclk_dbg, pclk_core_niu: On veyron Chromebooks we turn these two > clocks on only during kernel panics in order to access some coresight > registers. Since nothing in the upstream kernel does this we should > be able to leave them off safely. > > hsicphy12m_xin12m: There is no indication of why this clock would need > to be turned on for boards that don't use HSIC. > > pclk_ddrupctl[0-1], pclk_publ0[0-1]: On veyron Chromebooks we turn > these 4 clocks on only when doing DDR transitions and they are off > otherwise. I see no reason why they'd need to be on in the upstream > kernel which doesn't support DDRFreq. > > pmu_hclk_otg0: A "chip design defect" is mentioned in the original > patch but no details. This clock has always been gated in shipping > veyron Chromebooks so presumably this chip defect doesn't affect all > boards. > > Signed-off-by: Douglas Anderson <dianders@chromium.org> > --- > > drivers/clk/rockchip/clk-rk3288.c | 14 ++++---------- > 1 file changed, 4 insertions(+), 10 deletions(-) > > diff --git a/drivers/clk/rockchip/clk-rk3288.c b/drivers/clk/rockchip/clk-rk3288.c > index 5a67b7869960..06287810474e 100644 > --- a/drivers/clk/rockchip/clk-rk3288.c > +++ b/drivers/clk/rockchip/clk-rk3288.c > @@ -313,13 +313,13 @@ static struct rockchip_clk_branch rk3288_clk_branches[] __initdata = { > COMPOSITE_NOMUX(0, "aclk_core_mp", "armclk", CLK_IGNORE_UNUSED, > RK3288_CLKSEL_CON(0), 4, 4, DFLAGS | CLK_DIVIDER_READ_ONLY, > RK3288_CLKGATE_CON(12), 6, GFLAGS), > - COMPOSITE_NOMUX(0, "atclk", "armclk", CLK_IGNORE_UNUSED, > + COMPOSITE_NOMUX(0, "atclk", "armclk", 0, > RK3288_CLKSEL_CON(37), 4, 5, DFLAGS | CLK_DIVIDER_READ_ONLY, > RK3288_CLKGATE_CON(12), 7, GFLAGS), > COMPOSITE_NOMUX(0, "pclk_dbg_pre", "armclk", CLK_IGNORE_UNUSED, > RK3288_CLKSEL_CON(37), 9, 5, DFLAGS | CLK_DIVIDER_READ_ONLY, > RK3288_CLKGATE_CON(12), 8, GFLAGS), > - GATE(0, "pclk_dbg", "pclk_dbg_pre", CLK_IGNORE_UNUSED, > + GATE(0, "pclk_dbg", "pclk_dbg_pre", 0, > RK3288_CLKGATE_CON(12), 9, GFLAGS), > GATE(0, "cs_dbg", "pclk_dbg_pre", CLK_IGNORE_UNUSED, > RK3288_CLKGATE_CON(12), 10, GFLAGS), > @@ -647,7 +647,7 @@ static struct rockchip_clk_branch rk3288_clk_branches[] __initdata = { > INVERTER(SCLK_HSADC, "sclk_hsadc", "sclk_hsadc_out", > RK3288_CLKSEL_CON(22), 7, IFLAGS), > > - GATE(0, "jtag", "ext_jtag", CLK_IGNORE_UNUSED, > + GATE(0, "jtag", "ext_jtag", 0, > RK3288_CLKGATE_CON(4), 14, GFLAGS), > > CLK_IGNORE_UNUSED: > Whether to close the unused clk after clk init complete. not affect > there own enable/disable. > JTAG is not have device node, when need jtag to debug, may be the system > is crashed, there is no way to turn on this clk. > > As I mentioned in the commit message this seems like the kind of thing > that should be controlled by a CONFIG_ option. It's a debug option > that's fine to have on all the time but consumes resources so some > people might want to turn it off. > > Currently, CONFIG_ option is not implemented. We will refer to this suggestion. > > For debug, I don't hope to remove the flag CLK_IGNORE_UNUSED.(The clk static power is very small) I'll leave it up to Heiko for what to do here. I agree that it's not tons of power (this whole patch saved 1-2 mW on the INT rail) but I'd still prefer for clocks to be off if they can. In general one could also argue that keeping JTAG off by default could be good for security. ...but I guess I have to wonder how you're doing JTAG on upstream kernels without any extra patches anyway. Automatic JTAG switching is turned off in "drivers/soc/rockchip/grf.c". ...and by default the JTAG signals are muxed as the SD Card. So presumably you've already got extra patches in order to make JTAG work. I assume that the clocks that are important for JTAG are "atclk", "jtag", "pclk_dbg", and "pclk_core_niu". > COMPOSITE_NODIV(SCLK_USBPHY480M_SRC, "usbphy480m_src", mux_usbphy480m_p, 0, > @@ -656,7 +656,7 @@ static struct rockchip_clk_branch rk3288_clk_branches[] __initdata = { > COMPOSITE_NODIV(SCLK_HSICPHY480M, "sclk_hsicphy480m", mux_hsicphy480m_p, 0, > RK3288_CLKSEL_CON(29), 0, 2, MFLAGS, > RK3288_CLKGATE_CON(3), 6, GFLAGS), > - GATE(0, "hsicphy12m_xin12m", "xin12m", CLK_IGNORE_UNUSED, > + GATE(0, "hsicphy12m_xin12m", "xin12m", 0, > RK3288_CLKGATE_CON(13), 9, GFLAGS), > DIV(0, "hsicphy12m_usbphy", "sclk_hsicphy480m", 0, > RK3288_CLKSEL_CON(11), 8, 6, DFLAGS), > @@ -837,12 +837,6 @@ static const char *const rk3288_critical_clocks[] __initconst = { > "pclk_alive_niu", > "pclk_pd_pmu", > "pclk_pmu_niu", > - "pclk_core_niu", > - "pclk_ddrupctl0", > - "pclk_publ0", > - "pclk_ddrupctl1", > - "pclk_publ1", > > These clks needed enable, device node not use this clk, so we mark it as > critical. > > What breaks if you don't enable these clocks? As far as I can tell > these clocks only need to be enabled while touching memory controller > registers (deep suspend/resume and DDRFreq transitions). On > Chromebooks everything works fine with these clocks only turned on > when needed. > > If need to enable these clks, ddrupctl0/ddrupctl1/publ0/publ1 clks no driver to handle them, so mark these clk as critical. Perhaps it's just a typo, but you say "If need to enable". I see no evidence that these clocks need to be enabled unless there is code touching memory controller registers. Thus we don't need to enable them so they don't need to be critical. > - "pmu_hclk_otg0", > > It's a soc bug, pmu_hclk_otg0 must always on. > > So you said in your previous commit message. However we've shipped > lots and lots of Chromebooks with this clock off. Can you explain > what is broken? Is this only needed for gadget mode (which we don't > use), for instance? > > test case: > > recovery test, < 1 hour , system crash. > > log: > > [ 127.569629] I[0: swapper/0: 0] GOTGCTL @0xFFFFFF8000B80000 : 0x00400010 > [ 127.569644] I[0: swapper/0: 0] GOTGINT @0xFFFFFF8000B80004 : 0x00400010 > [ 127.569659] I[0: swapper/0: 0] GAHBCFG @0xFFFFFF8000B80008 : 0x00400010 > [ 127.569673] I[0: swapper/0: 0] GUSBCFG @0xFFFFFF8000B8000C : 0x00400010 > [ 127.569688] I[0: swapper/0: 0] GRSTCTL @0xFFFFFF8000B80010 : 0x00400010 > [ 127.569702] I[0: swapper/0: 0] GINTSTS @0xFFFFFF8000B80014 : 0x00400010 > [ 127.569718] I[0: swapper/0: 0] GINTMSK @0xFFFFFF8000B80018 : 0x00400010 > [ 127.569733] I[0: swapper/0: 0] GRXSTSR @0xFFFFFF8000B8001C : 0x00400010 > [ 127.569748] I[0: swapper/0: 0] GRXFSIZ @0xFFFFFF8000B80024 : 0x00400010 I don't know what a "recovery test" is and I don't understand your logs. Can you explain we do not run into this on Chromebooks? > reason: > > USB OTG controller supports turning off most logic power, and then only one PMU module is left. This clock cannot be turned off, which is similar to the always on module in USB OTG. Can't you just add a patch to the dwc2 driver to have it grab this clock? I assume this clock doesn't need to be turned on unless you're using the OTG contoller in a certain way? NOTE: nowhere in your responses did you talk about why "hsicphy12m_xin12m" needed to be marked as IGNORE_UNUSED. I guess you're OK with removing that? -Doug
Hi, Am Donnerstag, 11. April 2019, 17:26:41 CEST schrieb Doug Anderson: > On Wed, Apr 10, 2019 at 8:27 PM elaine.zhang <zhangqing@rock-chips.com> wrote: > > 在 2019/4/10 下午11:34, Doug Anderson 写道: > > On Tue, Apr 9, 2019 at 11:23 PM elaine.zhang <zhangqing@rock-chips.com> wrote: > > 在 2019/4/10 上午4:47, Douglas Anderson 写道: > > > > This reverts commit 55bb6a633c33caf68ab470907ecf945289cb733d. > > > > The clocks that were enabled by that patch are pretty questionable. > > Specifically looking at what has been shipping on rk3288-veyron > > Chromebooks almost all of these clocks are safely turned off and cause > > no apparent problems. If some boards need these clocks turned on for > > some reason then it seems like we should figure out how to do that at > > a board level. > > > > NOTE: turning these clocks off doesn't seem to do a whole lot in terms > > of power savings (checking the power on the logic rail). It appears > > to save maybe 1-2mW. ...but still it seems like we should turn the > > clocks off if they aren't needed. > > > > Digging into the clocks here to describe why they shouldn't need to be > > left on: > > > > atclk: No documentation about this clock other than that it goes to > > the CPU. CPU functions fine without it on. > > > > jtag: Presumably this clock is only needed if you're debugging with > > JTAG. It doesn't seem like it makes sense to waste power for every > > rk3288 user. Perhaps this could be turned on with a CONFIG option? > > > > pclk_dbg, pclk_core_niu: On veyron Chromebooks we turn these two > > clocks on only during kernel panics in order to access some coresight > > registers. Since nothing in the upstream kernel does this we should > > be able to leave them off safely. > > > > hsicphy12m_xin12m: There is no indication of why this clock would need > > to be turned on for boards that don't use HSIC. > > > > pclk_ddrupctl[0-1], pclk_publ0[0-1]: On veyron Chromebooks we turn > > these 4 clocks on only when doing DDR transitions and they are off > > otherwise. I see no reason why they'd need to be on in the upstream > > kernel which doesn't support DDRFreq. > > > > pmu_hclk_otg0: A "chip design defect" is mentioned in the original > > patch but no details. This clock has always been gated in shipping > > veyron Chromebooks so presumably this chip defect doesn't affect all > > boards. > > > > Signed-off-by: Douglas Anderson <dianders@chromium.org> > > --- > > > > drivers/clk/rockchip/clk-rk3288.c | 14 ++++---------- > > 1 file changed, 4 insertions(+), 10 deletions(-) > > > > diff --git a/drivers/clk/rockchip/clk-rk3288.c b/drivers/clk/rockchip/clk-rk3288.c > > index 5a67b7869960..06287810474e 100644 > > --- a/drivers/clk/rockchip/clk-rk3288.c > > +++ b/drivers/clk/rockchip/clk-rk3288.c > > @@ -313,13 +313,13 @@ static struct rockchip_clk_branch rk3288_clk_branches[] __initdata = { > > COMPOSITE_NOMUX(0, "aclk_core_mp", "armclk", CLK_IGNORE_UNUSED, > > RK3288_CLKSEL_CON(0), 4, 4, DFLAGS | CLK_DIVIDER_READ_ONLY, > > RK3288_CLKGATE_CON(12), 6, GFLAGS), > > - COMPOSITE_NOMUX(0, "atclk", "armclk", CLK_IGNORE_UNUSED, > > + COMPOSITE_NOMUX(0, "atclk", "armclk", 0, > > RK3288_CLKSEL_CON(37), 4, 5, DFLAGS | CLK_DIVIDER_READ_ONLY, > > RK3288_CLKGATE_CON(12), 7, GFLAGS), > > COMPOSITE_NOMUX(0, "pclk_dbg_pre", "armclk", CLK_IGNORE_UNUSED, > > RK3288_CLKSEL_CON(37), 9, 5, DFLAGS | CLK_DIVIDER_READ_ONLY, > > RK3288_CLKGATE_CON(12), 8, GFLAGS), > > - GATE(0, "pclk_dbg", "pclk_dbg_pre", CLK_IGNORE_UNUSED, > > + GATE(0, "pclk_dbg", "pclk_dbg_pre", 0, > > RK3288_CLKGATE_CON(12), 9, GFLAGS), > > GATE(0, "cs_dbg", "pclk_dbg_pre", CLK_IGNORE_UNUSED, > > RK3288_CLKGATE_CON(12), 10, GFLAGS), > > @@ -647,7 +647,7 @@ static struct rockchip_clk_branch rk3288_clk_branches[] __initdata = { > > INVERTER(SCLK_HSADC, "sclk_hsadc", "sclk_hsadc_out", > > RK3288_CLKSEL_CON(22), 7, IFLAGS), > > > > - GATE(0, "jtag", "ext_jtag", CLK_IGNORE_UNUSED, > > + GATE(0, "jtag", "ext_jtag", 0, > > RK3288_CLKGATE_CON(4), 14, GFLAGS), > > > > CLK_IGNORE_UNUSED: > > Whether to close the unused clk after clk init complete. not affect > > there own enable/disable. > > JTAG is not have device node, when need jtag to debug, may be the system > > is crashed, there is no way to turn on this clk. > > > > As I mentioned in the commit message this seems like the kind of thing > > that should be controlled by a CONFIG_ option. It's a debug option > > that's fine to have on all the time but consumes resources so some > > people might want to turn it off. > > > > Currently, CONFIG_ option is not implemented. We will refer to this suggestion. > > > > For debug, I don't hope to remove the flag CLK_IGNORE_UNUSED.(The clk static power is very small) > > I'll leave it up to Heiko for what to do here. I agree that it's not > tons of power (this whole patch saved 1-2 mW on the INT rail) but I'd > still prefer for clocks to be off if they can. In general one could > also argue that keeping JTAG off by default could be good for > security. > > ...but I guess I have to wonder how you're doing JTAG on upstream > kernels without any extra patches anyway. Automatic JTAG switching is > turned off in "drivers/soc/rockchip/grf.c". ...and by default the > JTAG signals are muxed as the SD Card. So presumably you've already > got extra patches in order to make JTAG work. > > I assume that the clocks that are important for JTAG are "atclk", > "jtag", "pclk_dbg", and "pclk_core_niu". Isn't JTAG part of the coresight package anyway? The whole coresight stuff, so in an upstream-context I'd somehow expect it to get activated through that. Or is it actually separate and only in the debug-diagram in the TRM mixed into coresight? In any case I'm with Doug here, for jtag you need to modify your kernel anyway for pinctrl settings, so could also enable the clock in that case. > > COMPOSITE_NODIV(SCLK_USBPHY480M_SRC, "usbphy480m_src", mux_usbphy480m_p, 0, > > @@ -656,7 +656,7 @@ static struct rockchip_clk_branch rk3288_clk_branches[] __initdata = { > > COMPOSITE_NODIV(SCLK_HSICPHY480M, "sclk_hsicphy480m", mux_hsicphy480m_p, 0, > > RK3288_CLKSEL_CON(29), 0, 2, MFLAGS, > > RK3288_CLKGATE_CON(3), 6, GFLAGS), > > - GATE(0, "hsicphy12m_xin12m", "xin12m", CLK_IGNORE_UNUSED, > > + GATE(0, "hsicphy12m_xin12m", "xin12m", 0, > > RK3288_CLKGATE_CON(13), 9, GFLAGS), > > DIV(0, "hsicphy12m_usbphy", "sclk_hsicphy480m", 0, > > RK3288_CLKSEL_CON(11), 8, 6, DFLAGS), > > @@ -837,12 +837,6 @@ static const char *const rk3288_critical_clocks[] __initconst = { > > "pclk_alive_niu", > > "pclk_pd_pmu", > > "pclk_pmu_niu", > > - "pclk_core_niu", > > - "pclk_ddrupctl0", > > - "pclk_publ0", > > - "pclk_ddrupctl1", > > - "pclk_publ1", > > > > These clks needed enable, device node not use this clk, so we mark it as > > critical. > > > > What breaks if you don't enable these clocks? As far as I can tell > > these clocks only need to be enabled while touching memory controller > > registers (deep suspend/resume and DDRFreq transitions). On > > Chromebooks everything works fine with these clocks only turned on > > when needed. > > > > If need to enable these clks, ddrupctl0/ddrupctl1/publ0/publ1 clks no driver to handle them, so mark these clk as critical. > > Perhaps it's just a typo, but you say "If need to enable". I see no > evidence that these clocks need to be enabled unless there is code > touching memory controller registers. Thus we don't need to enable > them so they don't need to be critical. yep ... maybe Elaine can clarify in what other activities these clocks are needed ... I guess any ddr-scaling code would activate them before touching memory-controller-registers. > > - "pmu_hclk_otg0", > > > > It's a soc bug, pmu_hclk_otg0 must always on. > > > > So you said in your previous commit message. However we've shipped > > lots and lots of Chromebooks with this clock off. Can you explain > > what is broken? Is this only needed for gadget mode (which we don't > > use), for instance? > > > > test case: > > > > recovery test, < 1 hour , system crash. > > > > log: > > > > [ 127.569629] I[0: swapper/0: 0] GOTGCTL @0xFFFFFF8000B80000 : 0x00400010 > > [ 127.569644] I[0: swapper/0: 0] GOTGINT @0xFFFFFF8000B80004 : 0x00400010 > > [ 127.569659] I[0: swapper/0: 0] GAHBCFG @0xFFFFFF8000B80008 : 0x00400010 > > [ 127.569673] I[0: swapper/0: 0] GUSBCFG @0xFFFFFF8000B8000C : 0x00400010 > > [ 127.569688] I[0: swapper/0: 0] GRSTCTL @0xFFFFFF8000B80010 : 0x00400010 > > [ 127.569702] I[0: swapper/0: 0] GINTSTS @0xFFFFFF8000B80014 : 0x00400010 > > [ 127.569718] I[0: swapper/0: 0] GINTMSK @0xFFFFFF8000B80018 : 0x00400010 > > [ 127.569733] I[0: swapper/0: 0] GRXSTSR @0xFFFFFF8000B8001C : 0x00400010 > > [ 127.569748] I[0: swapper/0: 0] GRXFSIZ @0xFFFFFF8000B80024 : 0x00400010 > > I don't know what a "recovery test" is and I don't understand your logs. > > Can you explain we do not run into this on Chromebooks? > > > > reason: > > > > USB OTG controller supports turning off most logic power, and then only one PMU module is left. This clock cannot be turned off, which is similar to the always on module in USB OTG. > > Can't you just add a patch to the dwc2 driver to have it grab this > clock? I assume this clock doesn't need to be turned on unless you're > using the OTG contoller in a certain way? So far we don't really know where the clock in question is sitting in the clock hirarchy. For example the kernel got a new interconnect framework recently, so handling non-device clocks in a device may haunt us later on. @Elaine: could you elaborate what pmu_hclk_otg0 actually is for please? > NOTE: nowhere in your responses did you talk about why > "hsicphy12m_xin12m" needed to be marked as IGNORE_UNUSED. I guess > you're OK with removing that? Thanks Heiko
hi, 在 2019/4/12 上午6:05, Heiko Stübner 写道: > Hi, > > Am Donnerstag, 11. April 2019, 17:26:41 CEST schrieb Doug Anderson: >> On Wed, Apr 10, 2019 at 8:27 PM elaine.zhang <zhangqing@rock-chips.com> wrote: >>> 在 2019/4/10 下午11:34, Doug Anderson 写道: >>> On Tue, Apr 9, 2019 at 11:23 PM elaine.zhang <zhangqing@rock-chips.com> wrote: >>> 在 2019/4/10 上午4:47, Douglas Anderson 写道: >>> >>> This reverts commit 55bb6a633c33caf68ab470907ecf945289cb733d. >>> >>> The clocks that were enabled by that patch are pretty questionable. >>> Specifically looking at what has been shipping on rk3288-veyron >>> Chromebooks almost all of these clocks are safely turned off and cause >>> no apparent problems. If some boards need these clocks turned on for >>> some reason then it seems like we should figure out how to do that at >>> a board level. >>> >>> NOTE: turning these clocks off doesn't seem to do a whole lot in terms >>> of power savings (checking the power on the logic rail). It appears >>> to save maybe 1-2mW. ...but still it seems like we should turn the >>> clocks off if they aren't needed. >>> >>> Digging into the clocks here to describe why they shouldn't need to be >>> left on: >>> >>> atclk: No documentation about this clock other than that it goes to >>> the CPU. CPU functions fine without it on. >>> >>> jtag: Presumably this clock is only needed if you're debugging with >>> JTAG. It doesn't seem like it makes sense to waste power for every >>> rk3288 user. Perhaps this could be turned on with a CONFIG option? >>> >>> pclk_dbg, pclk_core_niu: On veyron Chromebooks we turn these two >>> clocks on only during kernel panics in order to access some coresight >>> registers. Since nothing in the upstream kernel does this we should >>> be able to leave them off safely. >>> >>> hsicphy12m_xin12m: There is no indication of why this clock would need >>> to be turned on for boards that don't use HSIC. >>> >>> pclk_ddrupctl[0-1], pclk_publ0[0-1]: On veyron Chromebooks we turn >>> these 4 clocks on only when doing DDR transitions and they are off >>> otherwise. I see no reason why they'd need to be on in the upstream >>> kernel which doesn't support DDRFreq. >>> >>> pmu_hclk_otg0: A "chip design defect" is mentioned in the original >>> patch but no details. This clock has always been gated in shipping >>> veyron Chromebooks so presumably this chip defect doesn't affect all >>> boards. >>> >>> Signed-off-by: Douglas Anderson <dianders@chromium.org> >>> --- >>> >>> drivers/clk/rockchip/clk-rk3288.c | 14 ++++---------- >>> 1 file changed, 4 insertions(+), 10 deletions(-) >>> >>> diff --git a/drivers/clk/rockchip/clk-rk3288.c b/drivers/clk/rockchip/clk-rk3288.c >>> index 5a67b7869960..06287810474e 100644 >>> --- a/drivers/clk/rockchip/clk-rk3288.c >>> +++ b/drivers/clk/rockchip/clk-rk3288.c >>> @@ -313,13 +313,13 @@ static struct rockchip_clk_branch rk3288_clk_branches[] __initdata = { >>> COMPOSITE_NOMUX(0, "aclk_core_mp", "armclk", CLK_IGNORE_UNUSED, >>> RK3288_CLKSEL_CON(0), 4, 4, DFLAGS | CLK_DIVIDER_READ_ONLY, >>> RK3288_CLKGATE_CON(12), 6, GFLAGS), >>> - COMPOSITE_NOMUX(0, "atclk", "armclk", CLK_IGNORE_UNUSED, >>> + COMPOSITE_NOMUX(0, "atclk", "armclk", 0, >>> RK3288_CLKSEL_CON(37), 4, 5, DFLAGS | CLK_DIVIDER_READ_ONLY, >>> RK3288_CLKGATE_CON(12), 7, GFLAGS), >>> COMPOSITE_NOMUX(0, "pclk_dbg_pre", "armclk", CLK_IGNORE_UNUSED, >>> RK3288_CLKSEL_CON(37), 9, 5, DFLAGS | CLK_DIVIDER_READ_ONLY, >>> RK3288_CLKGATE_CON(12), 8, GFLAGS), >>> - GATE(0, "pclk_dbg", "pclk_dbg_pre", CLK_IGNORE_UNUSED, >>> + GATE(0, "pclk_dbg", "pclk_dbg_pre", 0, >>> RK3288_CLKGATE_CON(12), 9, GFLAGS), >>> GATE(0, "cs_dbg", "pclk_dbg_pre", CLK_IGNORE_UNUSED, >>> RK3288_CLKGATE_CON(12), 10, GFLAGS), >>> @@ -647,7 +647,7 @@ static struct rockchip_clk_branch rk3288_clk_branches[] __initdata = { >>> INVERTER(SCLK_HSADC, "sclk_hsadc", "sclk_hsadc_out", >>> RK3288_CLKSEL_CON(22), 7, IFLAGS), >>> >>> - GATE(0, "jtag", "ext_jtag", CLK_IGNORE_UNUSED, >>> + GATE(0, "jtag", "ext_jtag", 0, >>> RK3288_CLKGATE_CON(4), 14, GFLAGS), >>> >>> CLK_IGNORE_UNUSED: >>> Whether to close the unused clk after clk init complete. not affect >>> there own enable/disable. >>> JTAG is not have device node, when need jtag to debug, may be the system >>> is crashed, there is no way to turn on this clk. >>> >>> As I mentioned in the commit message this seems like the kind of thing >>> that should be controlled by a CONFIG_ option. It's a debug option >>> that's fine to have on all the time but consumes resources so some >>> people might want to turn it off. >>> >>> Currently, CONFIG_ option is not implemented. We will refer to this suggestion. >>> >>> For debug, I don't hope to remove the flag CLK_IGNORE_UNUSED.(The clk static power is very small) >> I'll leave it up to Heiko for what to do here. I agree that it's not >> tons of power (this whole patch saved 1-2 mW on the INT rail) but I'd >> still prefer for clocks to be off if they can. In general one could >> also argue that keeping JTAG off by default could be good for >> security. >> >> ...but I guess I have to wonder how you're doing JTAG on upstream >> kernels without any extra patches anyway. Automatic JTAG switching is >> turned off in "drivers/soc/rockchip/grf.c". ...and by default the >> JTAG signals are muxed as the SD Card. So presumably you've already >> got extra patches in order to make JTAG work. >> >> I assume that the clocks that are important for JTAG are "atclk", >> "jtag", "pclk_dbg", and "pclk_core_niu". > Isn't JTAG part of the coresight package anyway? The whole coresight > stuff, so in an upstream-context I'd somehow expect it to get activated > through that. Or is it actually separate and only in the debug-diagram > in the TRM mixed into coresight? > > In any case I'm with Doug here, for jtag you need to modify your kernel > anyway for pinctrl settings, so could also enable the clock in that case. OK, I agree. > > >>> COMPOSITE_NODIV(SCLK_USBPHY480M_SRC, "usbphy480m_src", mux_usbphy480m_p, 0, >>> @@ -656,7 +656,7 @@ static struct rockchip_clk_branch rk3288_clk_branches[] __initdata = { >>> COMPOSITE_NODIV(SCLK_HSICPHY480M, "sclk_hsicphy480m", mux_hsicphy480m_p, 0, >>> RK3288_CLKSEL_CON(29), 0, 2, MFLAGS, >>> RK3288_CLKGATE_CON(3), 6, GFLAGS), >>> - GATE(0, "hsicphy12m_xin12m", "xin12m", CLK_IGNORE_UNUSED, >>> + GATE(0, "hsicphy12m_xin12m", "xin12m", 0, >>> RK3288_CLKGATE_CON(13), 9, GFLAGS), >>> DIV(0, "hsicphy12m_usbphy", "sclk_hsicphy480m", 0, >>> RK3288_CLKSEL_CON(11), 8, 6, DFLAGS), >>> @@ -837,12 +837,6 @@ static const char *const rk3288_critical_clocks[] __initconst = { >>> "pclk_alive_niu", >>> "pclk_pd_pmu", >>> "pclk_pmu_niu", >>> - "pclk_core_niu", >>> - "pclk_ddrupctl0", >>> - "pclk_publ0", >>> - "pclk_ddrupctl1", >>> - "pclk_publ1", >>> >>> These clks needed enable, device node not use this clk, so we mark it as >>> critical. >>> >>> What breaks if you don't enable these clocks? As far as I can tell >>> these clocks only need to be enabled while touching memory controller >>> registers (deep suspend/resume and DDRFreq transitions). On >>> Chromebooks everything works fine with these clocks only turned on >>> when needed. >>> >>> If need to enable these clks, ddrupctl0/ddrupctl1/publ0/publ1 clks no driver to handle them, so mark these clk as critical. >> Perhaps it's just a typo, but you say "If need to enable". I see no >> evidence that these clocks need to be enabled unless there is code >> touching memory controller registers. Thus we don't need to enable >> them so they don't need to be critical. > yep ... maybe Elaine can clarify in what other activities these clocks > are needed ... I guess any ddr-scaling code would activate them > before touching memory-controller-registers. OK, I agree. I rechecked the clocks.It does get turned on before touching memory-controller-registers. The old DDR drivers are not going to control these clks, so we marked it as critical. The latest DDR drivers are already supported activate them before touching memory-controller-registers. Sorry. it's my fault. > > >>> - "pmu_hclk_otg0", >>> >>> It's a soc bug, pmu_hclk_otg0 must always on. >>> >>> So you said in your previous commit message. However we've shipped >>> lots and lots of Chromebooks with this clock off. Can you explain >>> what is broken? Is this only needed for gadget mode (which we don't >>> use), for instance? >>> >>> test case: >>> >>> recovery test, < 1 hour , system crash. >>> >>> log: >>> >>> [ 127.569629] I[0: swapper/0: 0] GOTGCTL @0xFFFFFF8000B80000 : 0x00400010 >>> [ 127.569644] I[0: swapper/0: 0] GOTGINT @0xFFFFFF8000B80004 : 0x00400010 >>> [ 127.569659] I[0: swapper/0: 0] GAHBCFG @0xFFFFFF8000B80008 : 0x00400010 >>> [ 127.569673] I[0: swapper/0: 0] GUSBCFG @0xFFFFFF8000B8000C : 0x00400010 >>> [ 127.569688] I[0: swapper/0: 0] GRSTCTL @0xFFFFFF8000B80010 : 0x00400010 >>> [ 127.569702] I[0: swapper/0: 0] GINTSTS @0xFFFFFF8000B80014 : 0x00400010 >>> [ 127.569718] I[0: swapper/0: 0] GINTMSK @0xFFFFFF8000B80018 : 0x00400010 >>> [ 127.569733] I[0: swapper/0: 0] GRXSTSR @0xFFFFFF8000B8001C : 0x00400010 >>> [ 127.569748] I[0: swapper/0: 0] GRXFSIZ @0xFFFFFF8000B80024 : 0x00400010 >> I don't know what a "recovery test" is and I don't understand your logs. >> >> Can you explain we do not run into this on Chromebooks? >> >> >>> reason: >>> >>> USB OTG controller supports turning off most logic power, and then only one PMU module is left. This clock cannot be turned off, which is similar to the always on module in USB OTG. >> Can't you just add a patch to the dwc2 driver to have it grab this >> clock? I assume this clock doesn't need to be turned on unless you're >> using the OTG contoller in a certain way? > So far we don't really know where the clock in question is sitting > in the clock hirarchy. For example the kernel got a new interconnect > framework recently, so handling non-device clocks in a device may haunt > us later on. > > @Elaine: could you elaborate what pmu_hclk_otg0 actually is for please? Doug: Recovry test: Regular factory tests, including restart, adb debugging, clear data/factory Settings, and clear cache. I'm not clear whether the test was added by chromebooks. Heiko: pmu_hclk_otg0: pmu ahb clock Function: Clock to pmu module when hibernation and/or ADP is enabled.Must be greater than or equal to 30 MHz. If the SOC design does not support hibernation/ADP function, only have hclk_otg, this clk can be switched according to the usage of otg. If the SOC design support hibernation/ADP, has two clocks, hclk_otg and pmu_hclk_otg0. Hclk_otg belongs to the closed part of otg logic, which can be switched according to the use of otg. pmu_hclk_otg0 belongs to the always on part. As for whether pmu_hclk_otg0 can be turned off when otg is not in use, we have not tested. IC suggest make pmu_hclk_otg0 always on. > > >> NOTE: nowhere in your responses did you talk about why >> "hsicphy12m_xin12m" needed to be marked as IGNORE_UNUSED. I guess >> you're OK with removing that? Yes, I agree. > > Thanks > Heiko > > > > >
Hi, On Thu, Apr 11, 2019 at 6:43 PM elaine.zhang <zhangqing@rock-chips.com> wrote: > >>> - "pmu_hclk_otg0", > >>> > >>> It's a soc bug, pmu_hclk_otg0 must always on. > >>> > >>> So you said in your previous commit message. However we've shipped > >>> lots and lots of Chromebooks with this clock off. Can you explain > >>> what is broken? Is this only needed for gadget mode (which we don't > >>> use), for instance? > >>> > >>> test case: > >>> > >>> recovery test, < 1 hour , system crash. > >>> > >>> log: > >>> > >>> [ 127.569629] I[0: swapper/0: 0] GOTGCTL @0xFFFFFF8000B80000 : 0x00400010 > >>> [ 127.569644] I[0: swapper/0: 0] GOTGINT @0xFFFFFF8000B80004 : 0x00400010 > >>> [ 127.569659] I[0: swapper/0: 0] GAHBCFG @0xFFFFFF8000B80008 : 0x00400010 > >>> [ 127.569673] I[0: swapper/0: 0] GUSBCFG @0xFFFFFF8000B8000C : 0x00400010 > >>> [ 127.569688] I[0: swapper/0: 0] GRSTCTL @0xFFFFFF8000B80010 : 0x00400010 > >>> [ 127.569702] I[0: swapper/0: 0] GINTSTS @0xFFFFFF8000B80014 : 0x00400010 > >>> [ 127.569718] I[0: swapper/0: 0] GINTMSK @0xFFFFFF8000B80018 : 0x00400010 > >>> [ 127.569733] I[0: swapper/0: 0] GRXSTSR @0xFFFFFF8000B8001C : 0x00400010 > >>> [ 127.569748] I[0: swapper/0: 0] GRXFSIZ @0xFFFFFF8000B80024 : 0x00400010 > >> I don't know what a "recovery test" is and I don't understand your logs. > >> > >> Can you explain we do not run into this on Chromebooks? > >> > >> > >>> reason: > >>> > >>> USB OTG controller supports turning off most logic power, and then only one PMU module is left. This clock cannot be turned off, which is similar to the always on module in USB OTG. > >> Can't you just add a patch to the dwc2 driver to have it grab this > >> clock? I assume this clock doesn't need to be turned on unless you're > >> using the OTG contoller in a certain way? > > So far we don't really know where the clock in question is sitting > > in the clock hirarchy. For example the kernel got a new interconnect > > framework recently, so handling non-device clocks in a device may haunt > > us later on. > > > > @Elaine: could you elaborate what pmu_hclk_otg0 actually is for please? > > Doug: > > Recovry test: Regular factory tests, including restart, adb debugging, > clear data/factory Settings, and clear cache. > I'm not clear whether the test was added by chromebooks. > > Heiko: > > pmu_hclk_otg0: pmu ahb clock > > Function: Clock to pmu module when hibernation and/or ADP is > enabled.Must be greater than or equal to 30 MHz. Does this mean we can enable hibernation in dwc2 once we turn this clock on? I think right now hibernation doesn't work for dwc2 on rk3288. Not that I know a ton about dwc2's hibernation modes, but I've certainly bumped up against it when enabling power down modes. In fact I'm planning to post some patches soon... I'll CC you. > If the SOC design does not support hibernation/ADP function, only have > hclk_otg, this clk can be switched according to the usage of otg. > If the SOC design support hibernation/ADP, has two clocks, hclk_otg and > pmu_hclk_otg0. > Hclk_otg belongs to the closed part of otg logic, which can be switched > according to the use of otg. > > pmu_hclk_otg0 belongs to the always on part. > > As for whether pmu_hclk_otg0 can be turned off when otg is not in use, > we have not tested. IC suggest make pmu_hclk_otg0 always on. OK. I'm fine with this clock staying as a critical clock for now. I'll send out a v2 shortly. -Doug
diff --git a/drivers/clk/rockchip/clk-rk3288.c b/drivers/clk/rockchip/clk-rk3288.c index 5a67b7869960..06287810474e 100644 --- a/drivers/clk/rockchip/clk-rk3288.c +++ b/drivers/clk/rockchip/clk-rk3288.c @@ -313,13 +313,13 @@ static struct rockchip_clk_branch rk3288_clk_branches[] __initdata = { COMPOSITE_NOMUX(0, "aclk_core_mp", "armclk", CLK_IGNORE_UNUSED, RK3288_CLKSEL_CON(0), 4, 4, DFLAGS | CLK_DIVIDER_READ_ONLY, RK3288_CLKGATE_CON(12), 6, GFLAGS), - COMPOSITE_NOMUX(0, "atclk", "armclk", CLK_IGNORE_UNUSED, + COMPOSITE_NOMUX(0, "atclk", "armclk", 0, RK3288_CLKSEL_CON(37), 4, 5, DFLAGS | CLK_DIVIDER_READ_ONLY, RK3288_CLKGATE_CON(12), 7, GFLAGS), COMPOSITE_NOMUX(0, "pclk_dbg_pre", "armclk", CLK_IGNORE_UNUSED, RK3288_CLKSEL_CON(37), 9, 5, DFLAGS | CLK_DIVIDER_READ_ONLY, RK3288_CLKGATE_CON(12), 8, GFLAGS), - GATE(0, "pclk_dbg", "pclk_dbg_pre", CLK_IGNORE_UNUSED, + GATE(0, "pclk_dbg", "pclk_dbg_pre", 0, RK3288_CLKGATE_CON(12), 9, GFLAGS), GATE(0, "cs_dbg", "pclk_dbg_pre", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(12), 10, GFLAGS), @@ -647,7 +647,7 @@ static struct rockchip_clk_branch rk3288_clk_branches[] __initdata = { INVERTER(SCLK_HSADC, "sclk_hsadc", "sclk_hsadc_out", RK3288_CLKSEL_CON(22), 7, IFLAGS), - GATE(0, "jtag", "ext_jtag", CLK_IGNORE_UNUSED, + GATE(0, "jtag", "ext_jtag", 0, RK3288_CLKGATE_CON(4), 14, GFLAGS), COMPOSITE_NODIV(SCLK_USBPHY480M_SRC, "usbphy480m_src", mux_usbphy480m_p, 0, @@ -656,7 +656,7 @@ static struct rockchip_clk_branch rk3288_clk_branches[] __initdata = { COMPOSITE_NODIV(SCLK_HSICPHY480M, "sclk_hsicphy480m", mux_hsicphy480m_p, 0, RK3288_CLKSEL_CON(29), 0, 2, MFLAGS, RK3288_CLKGATE_CON(3), 6, GFLAGS), - GATE(0, "hsicphy12m_xin12m", "xin12m", CLK_IGNORE_UNUSED, + GATE(0, "hsicphy12m_xin12m", "xin12m", 0, RK3288_CLKGATE_CON(13), 9, GFLAGS), DIV(0, "hsicphy12m_usbphy", "sclk_hsicphy480m", 0, RK3288_CLKSEL_CON(11), 8, 6, DFLAGS), @@ -837,12 +837,6 @@ static const char *const rk3288_critical_clocks[] __initconst = { "pclk_alive_niu", "pclk_pd_pmu", "pclk_pmu_niu", - "pclk_core_niu", - "pclk_ddrupctl0", - "pclk_publ0", - "pclk_ddrupctl1", - "pclk_publ1", - "pmu_hclk_otg0", }; static void __iomem *rk3288_cru_base;
This reverts commit 55bb6a633c33caf68ab470907ecf945289cb733d. The clocks that were enabled by that patch are pretty questionable. Specifically looking at what has been shipping on rk3288-veyron Chromebooks almost all of these clocks are safely turned off and cause no apparent problems. If some boards need these clocks turned on for some reason then it seems like we should figure out how to do that at a board level. NOTE: turning these clocks off doesn't seem to do a whole lot in terms of power savings (checking the power on the logic rail). It appears to save maybe 1-2mW. ...but still it seems like we should turn the clocks off if they aren't needed. Digging into the clocks here to describe why they shouldn't need to be left on: atclk: No documentation about this clock other than that it goes to the CPU. CPU functions fine without it on. jtag: Presumably this clock is only needed if you're debugging with JTAG. It doesn't seem like it makes sense to waste power for every rk3288 user. Perhaps this could be turned on with a CONFIG option? pclk_dbg, pclk_core_niu: On veyron Chromebooks we turn these two clocks on only during kernel panics in order to access some coresight registers. Since nothing in the upstream kernel does this we should be able to leave them off safely. hsicphy12m_xin12m: There is no indication of why this clock would need to be turned on for boards that don't use HSIC. pclk_ddrupctl[0-1], pclk_publ0[0-1]: On veyron Chromebooks we turn these 4 clocks on only when doing DDR transitions and they are off otherwise. I see no reason why they'd need to be on in the upstream kernel which doesn't support DDRFreq. pmu_hclk_otg0: A "chip design defect" is mentioned in the original patch but no details. This clock has always been gated in shipping veyron Chromebooks so presumably this chip defect doesn't affect all boards. Signed-off-by: Douglas Anderson <dianders@chromium.org> --- drivers/clk/rockchip/clk-rk3288.c | 14 ++++---------- 1 file changed, 4 insertions(+), 10 deletions(-)