Message ID | 20190819205720.24457-4-mike.leach@linaro.org (mailing list archive) |
---|---|
State | New, archived |
Headers | show |
Series | coresight: etm4x: Fixes and updates for sysfs API | expand |
On Mon, Aug 19, 2019 at 09:57:15PM +0100, Mike Leach wrote: > TRCACATRn registers have match bits for secure and non-secure exception > levels which are not accessible by the sysfs API. > This adds a new sysfs parameter to enable this - addr_exlevel_s_ns. > > Signed-off-by: Mike Leach <mike.leach@linaro.org> > --- > .../coresight/coresight-etm4x-sysfs.c | 39 +++++++++++++++++++ > 1 file changed, 39 insertions(+) > > diff --git a/drivers/hwtracing/coresight/coresight-etm4x-sysfs.c b/drivers/hwtracing/coresight/coresight-etm4x-sysfs.c > index fa1d6a938f6c..7eab5d7d0b62 100644 > --- a/drivers/hwtracing/coresight/coresight-etm4x-sysfs.c > +++ b/drivers/hwtracing/coresight/coresight-etm4x-sysfs.c > @@ -1233,6 +1233,44 @@ static ssize_t addr_context_store(struct device *dev, > } > static DEVICE_ATTR_RW(addr_context); > > +static ssize_t addr_exlevel_s_ns_show(struct device *dev, > + struct device_attribute *attr, > + char *buf) > +{ > + u8 idx; > + unsigned long val; > + struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent); > + struct etmv4_config *config = &drvdata->config; > + > + spin_lock(&drvdata->spinlock); > + idx = config->addr_idx; > + val = BMVAL(config->addr_acc[idx], 14, 8); > + spin_unlock(&drvdata->spinlock); > + return scnprintf(buf, PAGE_SIZE, "%#lx\n", val); > +} > + > +static ssize_t addr_exlevel_s_ns_store(struct device *dev, > + struct device_attribute *attr, > + const char *buf, size_t size) > +{ > + u8 idx; > + unsigned long val; > + struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent); > + struct etmv4_config *config = &drvdata->config; > + > + if (kstrtoul(buf, 16, &val)) > + return -EINVAL; > + > + spin_lock(&drvdata->spinlock); > + idx = config->addr_idx; > + /* clear Exlevel_ns & Exlevel_s bits[14:12, 11:8] */ > + config->addr_acc[idx] &= ~(GENMASK(14, 8)); > + config->addr_acc[idx] |= (val << 8); > + spin_unlock(&drvdata->spinlock); > + return size; > +} > +static DEVICE_ATTR_RW(addr_exlevel_s_ns); > + > static ssize_t seq_idx_show(struct device *dev, > struct device_attribute *attr, > char *buf) > @@ -2038,6 +2076,7 @@ static struct attribute *coresight_etmv4_attrs[] = { > &dev_attr_addr_stop.attr, > &dev_attr_addr_ctxtype.attr, > &dev_attr_addr_context.attr, > + &dev_attr_addr_exlevel_s_ns.attr, > &dev_attr_seq_idx.attr, > &dev_attr_seq_state.attr, > &dev_attr_seq_event.attr, I'm ok with this patch but the new entry needs to be documented in [1]. But before moving forward with that I'm wondering if this is the way to go. Would it be better to consolidate type, ctxtype, context and exlevel_s_ns in a single entry, say addr_acc_type? We'd shed a fair amount of code and make it more simple for users to configure. [1]. Documentation/ABI/testing/sysfs-bus-coresight-devices-etm4x > -- > 2.17.1 >
Hi Mathieu, On Mon, 26 Aug 2019 at 23:59, Mathieu Poirier <mathieu.poirier@linaro.org> wrote: > > On Mon, Aug 19, 2019 at 09:57:15PM +0100, Mike Leach wrote: > > TRCACATRn registers have match bits for secure and non-secure exception > > levels which are not accessible by the sysfs API. > > This adds a new sysfs parameter to enable this - addr_exlevel_s_ns. > > > > Signed-off-by: Mike Leach <mike.leach@linaro.org> > > --- > > .../coresight/coresight-etm4x-sysfs.c | 39 +++++++++++++++++++ > > 1 file changed, 39 insertions(+) > > > > diff --git a/drivers/hwtracing/coresight/coresight-etm4x-sysfs.c b/drivers/hwtracing/coresight/coresight-etm4x-sysfs.c > > index fa1d6a938f6c..7eab5d7d0b62 100644 > > --- a/drivers/hwtracing/coresight/coresight-etm4x-sysfs.c > > +++ b/drivers/hwtracing/coresight/coresight-etm4x-sysfs.c > > @@ -1233,6 +1233,44 @@ static ssize_t addr_context_store(struct device *dev, > > } > > static DEVICE_ATTR_RW(addr_context); > > > > +static ssize_t addr_exlevel_s_ns_show(struct device *dev, > > + struct device_attribute *attr, > > + char *buf) > > +{ > > + u8 idx; > > + unsigned long val; > > + struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent); > > + struct etmv4_config *config = &drvdata->config; > > + > > + spin_lock(&drvdata->spinlock); > > + idx = config->addr_idx; > > + val = BMVAL(config->addr_acc[idx], 14, 8); > > + spin_unlock(&drvdata->spinlock); > > + return scnprintf(buf, PAGE_SIZE, "%#lx\n", val); > > +} > > + > > +static ssize_t addr_exlevel_s_ns_store(struct device *dev, > > + struct device_attribute *attr, > > + const char *buf, size_t size) > > +{ > > + u8 idx; > > + unsigned long val; > > + struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent); > > + struct etmv4_config *config = &drvdata->config; > > + > > + if (kstrtoul(buf, 16, &val)) > > + return -EINVAL; > > + > > + spin_lock(&drvdata->spinlock); > > + idx = config->addr_idx; > > + /* clear Exlevel_ns & Exlevel_s bits[14:12, 11:8] */ > > + config->addr_acc[idx] &= ~(GENMASK(14, 8)); > > + config->addr_acc[idx] |= (val << 8); > > + spin_unlock(&drvdata->spinlock); > > + return size; > > +} > > +static DEVICE_ATTR_RW(addr_exlevel_s_ns); > > + > > static ssize_t seq_idx_show(struct device *dev, > > struct device_attribute *attr, > > char *buf) > > @@ -2038,6 +2076,7 @@ static struct attribute *coresight_etmv4_attrs[] = { > > &dev_attr_addr_stop.attr, > > &dev_attr_addr_ctxtype.attr, > > &dev_attr_addr_context.attr, > > + &dev_attr_addr_exlevel_s_ns.attr, > > &dev_attr_seq_idx.attr, > > &dev_attr_seq_state.attr, > > &dev_attr_seq_event.attr, > > I'm ok with this patch but the new entry needs to be documented in [1]. It is in a later patch. > But > before moving forward with that I'm wondering if this is the way to go. Would > it be better to consolidate type, ctxtype, context and exlevel_s_ns in a single > entry, say addr_acc_type? We'd shed a fair amount of code and make it more > simple for users to configure. > It will mean the user has less writes to do - but is it really simpler to understand? At present each feature takes the input value and interprets / shifts it to set the relevant bits in the address comparator control registers (context type being a string input rather than bit values). The alternative is to require the user to understand the bit values - which they may well do if they are referring to the ETM docs to program in this detail, and provide a correct input value for their requirements. My addition adds to the API, rather than changes it, but if you prefer we could go with an update to a single feature to control this value in the comparator control registers. Mike > > [1]. Documentation/ABI/testing/sysfs-bus-coresight-devices-etm4x > > > -- > > 2.17.1 > >
On Tue, 27 Aug 2019 at 04:55, Mike Leach <mike.leach@linaro.org> wrote: > > Hi Mathieu, > > On Mon, 26 Aug 2019 at 23:59, Mathieu Poirier > <mathieu.poirier@linaro.org> wrote: > > > > On Mon, Aug 19, 2019 at 09:57:15PM +0100, Mike Leach wrote: > > > TRCACATRn registers have match bits for secure and non-secure exception > > > levels which are not accessible by the sysfs API. > > > This adds a new sysfs parameter to enable this - addr_exlevel_s_ns. > > > > > > Signed-off-by: Mike Leach <mike.leach@linaro.org> > > > --- > > > .../coresight/coresight-etm4x-sysfs.c | 39 +++++++++++++++++++ > > > 1 file changed, 39 insertions(+) > > > > > > diff --git a/drivers/hwtracing/coresight/coresight-etm4x-sysfs.c b/drivers/hwtracing/coresight/coresight-etm4x-sysfs.c > > > index fa1d6a938f6c..7eab5d7d0b62 100644 > > > --- a/drivers/hwtracing/coresight/coresight-etm4x-sysfs.c > > > +++ b/drivers/hwtracing/coresight/coresight-etm4x-sysfs.c > > > @@ -1233,6 +1233,44 @@ static ssize_t addr_context_store(struct device *dev, > > > } > > > static DEVICE_ATTR_RW(addr_context); > > > > > > +static ssize_t addr_exlevel_s_ns_show(struct device *dev, > > > + struct device_attribute *attr, > > > + char *buf) > > > +{ > > > + u8 idx; > > > + unsigned long val; > > > + struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent); > > > + struct etmv4_config *config = &drvdata->config; > > > + > > > + spin_lock(&drvdata->spinlock); > > > + idx = config->addr_idx; > > > + val = BMVAL(config->addr_acc[idx], 14, 8); > > > + spin_unlock(&drvdata->spinlock); > > > + return scnprintf(buf, PAGE_SIZE, "%#lx\n", val); > > > +} > > > + > > > +static ssize_t addr_exlevel_s_ns_store(struct device *dev, > > > + struct device_attribute *attr, > > > + const char *buf, size_t size) > > > +{ > > > + u8 idx; > > > + unsigned long val; > > > + struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent); > > > + struct etmv4_config *config = &drvdata->config; > > > + > > > + if (kstrtoul(buf, 16, &val)) > > > + return -EINVAL; > > > + > > > + spin_lock(&drvdata->spinlock); > > > + idx = config->addr_idx; > > > + /* clear Exlevel_ns & Exlevel_s bits[14:12, 11:8] */ > > > + config->addr_acc[idx] &= ~(GENMASK(14, 8)); > > > + config->addr_acc[idx] |= (val << 8); > > > + spin_unlock(&drvdata->spinlock); > > > + return size; > > > +} > > > +static DEVICE_ATTR_RW(addr_exlevel_s_ns); > > > + > > > static ssize_t seq_idx_show(struct device *dev, > > > struct device_attribute *attr, > > > char *buf) > > > @@ -2038,6 +2076,7 @@ static struct attribute *coresight_etmv4_attrs[] = { > > > &dev_attr_addr_stop.attr, > > > &dev_attr_addr_ctxtype.attr, > > > &dev_attr_addr_context.attr, > > > + &dev_attr_addr_exlevel_s_ns.attr, > > > &dev_attr_seq_idx.attr, > > > &dev_attr_seq_state.attr, > > > &dev_attr_seq_event.attr, > > > > I'm ok with this patch but the new entry needs to be documented in [1]. > > It is in a later patch. Very well > > > But > > before moving forward with that I'm wondering if this is the way to go. Would > > it be better to consolidate type, ctxtype, context and exlevel_s_ns in a single > > entry, say addr_acc_type? We'd shed a fair amount of code and make it more > > simple for users to configure. > > > > It will mean the user has less writes to do - but is it really simpler > to understand? > > At present each feature takes the input value and interprets / shifts > it to set the relevant bits in the address comparator control > registers (context type being a string input rather than bit values). > > The alternative is to require the user to understand the bit values - > which they may well do if they are referring to the ETM docs to > program in this detail, and provide a correct input value for their > requirements. > > My addition adds to the API, rather than changes it, but if you prefer > we could go with an update to a single feature to control this value > in the comparator control registers. I am definitely not strongly opinionated on this - it is an idea I wanted to float by you. Since you don't seem to have a strong position either we can just carry on with this patch and revisit in the future if need be. > > Mike > > > > > [1]. Documentation/ABI/testing/sysfs-bus-coresight-devices-etm4x > > > > > -- > > > 2.17.1 > > > > > > > -- > Mike Leach > Principal Engineer, ARM Ltd. > Manchester Design Centre. UK
On Mon, Aug 19, 2019 at 09:57:15PM +0100, Mike Leach wrote: > TRCACATRn registers have match bits for secure and non-secure exception > levels which are not accessible by the sysfs API. > This adds a new sysfs parameter to enable this - addr_exlevel_s_ns. > > Signed-off-by: Mike Leach <mike.leach@linaro.org> > --- > .../coresight/coresight-etm4x-sysfs.c | 39 +++++++++++++++++++ > 1 file changed, 39 insertions(+) > > diff --git a/drivers/hwtracing/coresight/coresight-etm4x-sysfs.c b/drivers/hwtracing/coresight/coresight-etm4x-sysfs.c > index fa1d6a938f6c..7eab5d7d0b62 100644 > --- a/drivers/hwtracing/coresight/coresight-etm4x-sysfs.c > +++ b/drivers/hwtracing/coresight/coresight-etm4x-sysfs.c > @@ -1233,6 +1233,44 @@ static ssize_t addr_context_store(struct device *dev, > } > static DEVICE_ATTR_RW(addr_context); > > +static ssize_t addr_exlevel_s_ns_show(struct device *dev, > + struct device_attribute *attr, > + char *buf) > +{ > + u8 idx; > + unsigned long val; > + struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent); > + struct etmv4_config *config = &drvdata->config; > + > + spin_lock(&drvdata->spinlock); > + idx = config->addr_idx; > + val = BMVAL(config->addr_acc[idx], 14, 8); > + spin_unlock(&drvdata->spinlock); > + return scnprintf(buf, PAGE_SIZE, "%#lx\n", val); > +} > + > +static ssize_t addr_exlevel_s_ns_store(struct device *dev, > + struct device_attribute *attr, > + const char *buf, size_t size) > +{ > + u8 idx; > + unsigned long val; > + struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent); > + struct etmv4_config *config = &drvdata->config; > + > + if (kstrtoul(buf, 16, &val)) > + return -EINVAL; > + > + spin_lock(&drvdata->spinlock); > + idx = config->addr_idx; > + /* clear Exlevel_ns & Exlevel_s bits[14:12, 11:8] */ > + config->addr_acc[idx] &= ~(GENMASK(14, 8)); > + config->addr_acc[idx] |= (val << 8); I think it needs to check if 'val' is out of bound, which only can have value which is less than 7 bits (finally set for bit 8 to bit 14). Just curious, if the CPU runs in non-secure mode (e.g. NS-EL1 in kernel mode), does it have permission to access EXLEVEL_S field? I don't see the spec give info for this. Thanks, Leo Yan > + spin_unlock(&drvdata->spinlock); > + return size; > +} > +static DEVICE_ATTR_RW(addr_exlevel_s_ns); > + > static ssize_t seq_idx_show(struct device *dev, > struct device_attribute *attr, > char *buf) > @@ -2038,6 +2076,7 @@ static struct attribute *coresight_etmv4_attrs[] = { > &dev_attr_addr_stop.attr, > &dev_attr_addr_ctxtype.attr, > &dev_attr_addr_context.attr, > + &dev_attr_addr_exlevel_s_ns.attr, > &dev_attr_seq_idx.attr, > &dev_attr_seq_state.attr, > &dev_attr_seq_event.attr, > -- > 2.17.1 > > _______________________________________________ > CoreSight mailing list > CoreSight@lists.linaro.org > https://lists.linaro.org/mailman/listinfo/coresight
Hi Leo, On Wed, 28 Aug 2019 at 03:53, Leo Yan <leo.yan@linaro.org> wrote: > > On Mon, Aug 19, 2019 at 09:57:15PM +0100, Mike Leach wrote: > > TRCACATRn registers have match bits for secure and non-secure exception > > levels which are not accessible by the sysfs API. > > This adds a new sysfs parameter to enable this - addr_exlevel_s_ns. > > > > Signed-off-by: Mike Leach <mike.leach@linaro.org> > > --- > > .../coresight/coresight-etm4x-sysfs.c | 39 +++++++++++++++++++ > > 1 file changed, 39 insertions(+) > > > > diff --git a/drivers/hwtracing/coresight/coresight-etm4x-sysfs.c b/drivers/hwtracing/coresight/coresight-etm4x-sysfs.c > > index fa1d6a938f6c..7eab5d7d0b62 100644 > > --- a/drivers/hwtracing/coresight/coresight-etm4x-sysfs.c > > +++ b/drivers/hwtracing/coresight/coresight-etm4x-sysfs.c > > @@ -1233,6 +1233,44 @@ static ssize_t addr_context_store(struct device *dev, > > } > > static DEVICE_ATTR_RW(addr_context); > > > > +static ssize_t addr_exlevel_s_ns_show(struct device *dev, > > + struct device_attribute *attr, > > + char *buf) > > +{ > > + u8 idx; > > + unsigned long val; > > + struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent); > > + struct etmv4_config *config = &drvdata->config; > > + > > + spin_lock(&drvdata->spinlock); > > + idx = config->addr_idx; > > + val = BMVAL(config->addr_acc[idx], 14, 8); > > + spin_unlock(&drvdata->spinlock); > > + return scnprintf(buf, PAGE_SIZE, "%#lx\n", val); > > +} > > + > > +static ssize_t addr_exlevel_s_ns_store(struct device *dev, > > + struct device_attribute *attr, > > + const char *buf, size_t size) > > +{ > > + u8 idx; > > + unsigned long val; > > + struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent); > > + struct etmv4_config *config = &drvdata->config; > > + > > + if (kstrtoul(buf, 16, &val)) > > + return -EINVAL; > > + > > + spin_lock(&drvdata->spinlock); > > + idx = config->addr_idx; > > + /* clear Exlevel_ns & Exlevel_s bits[14:12, 11:8] */ > > + config->addr_acc[idx] &= ~(GENMASK(14, 8)); > > + config->addr_acc[idx] |= (val << 8); > > I think it needs to check if 'val' is out of bound, which only can have > value which is less than 7 bits (finally set for bit 8 to bit 14). > Agreed. > Just curious, if the CPU runs in non-secure mode (e.g. NS-EL1 in > kernel mode), does it have permission to access EXLEVEL_S field? I > don't see the spec give info for this. > This field can be accessed in NS mode - the permissions for tracing secure state are given in the authentication signals - this register only controls matching in particular states. If there is no permission to trace secure state, then the EXLEVEL_S field will have no effect as trace will automatically be disabled should the PE transit to secure state. Thanks Mike > Thanks, > Leo Yan > > > + spin_unlock(&drvdata->spinlock); > > + return size; > > +} > > +static DEVICE_ATTR_RW(addr_exlevel_s_ns); > > + > > static ssize_t seq_idx_show(struct device *dev, > > struct device_attribute *attr, > > char *buf) > > @@ -2038,6 +2076,7 @@ static struct attribute *coresight_etmv4_attrs[] = { > > &dev_attr_addr_stop.attr, > > &dev_attr_addr_ctxtype.attr, > > &dev_attr_addr_context.attr, > > + &dev_attr_addr_exlevel_s_ns.attr, > > &dev_attr_seq_idx.attr, > > &dev_attr_seq_state.attr, > > &dev_attr_seq_event.attr, > > -- > > 2.17.1 > > > > _______________________________________________ > > CoreSight mailing list > > CoreSight@lists.linaro.org > > https://lists.linaro.org/mailman/listinfo/coresight
diff --git a/drivers/hwtracing/coresight/coresight-etm4x-sysfs.c b/drivers/hwtracing/coresight/coresight-etm4x-sysfs.c index fa1d6a938f6c..7eab5d7d0b62 100644 --- a/drivers/hwtracing/coresight/coresight-etm4x-sysfs.c +++ b/drivers/hwtracing/coresight/coresight-etm4x-sysfs.c @@ -1233,6 +1233,44 @@ static ssize_t addr_context_store(struct device *dev, } static DEVICE_ATTR_RW(addr_context); +static ssize_t addr_exlevel_s_ns_show(struct device *dev, + struct device_attribute *attr, + char *buf) +{ + u8 idx; + unsigned long val; + struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent); + struct etmv4_config *config = &drvdata->config; + + spin_lock(&drvdata->spinlock); + idx = config->addr_idx; + val = BMVAL(config->addr_acc[idx], 14, 8); + spin_unlock(&drvdata->spinlock); + return scnprintf(buf, PAGE_SIZE, "%#lx\n", val); +} + +static ssize_t addr_exlevel_s_ns_store(struct device *dev, + struct device_attribute *attr, + const char *buf, size_t size) +{ + u8 idx; + unsigned long val; + struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent); + struct etmv4_config *config = &drvdata->config; + + if (kstrtoul(buf, 16, &val)) + return -EINVAL; + + spin_lock(&drvdata->spinlock); + idx = config->addr_idx; + /* clear Exlevel_ns & Exlevel_s bits[14:12, 11:8] */ + config->addr_acc[idx] &= ~(GENMASK(14, 8)); + config->addr_acc[idx] |= (val << 8); + spin_unlock(&drvdata->spinlock); + return size; +} +static DEVICE_ATTR_RW(addr_exlevel_s_ns); + static ssize_t seq_idx_show(struct device *dev, struct device_attribute *attr, char *buf) @@ -2038,6 +2076,7 @@ static struct attribute *coresight_etmv4_attrs[] = { &dev_attr_addr_stop.attr, &dev_attr_addr_ctxtype.attr, &dev_attr_addr_context.attr, + &dev_attr_addr_exlevel_s_ns.attr, &dev_attr_seq_idx.attr, &dev_attr_seq_state.attr, &dev_attr_seq_event.attr,
TRCACATRn registers have match bits for secure and non-secure exception levels which are not accessible by the sysfs API. This adds a new sysfs parameter to enable this - addr_exlevel_s_ns. Signed-off-by: Mike Leach <mike.leach@linaro.org> --- .../coresight/coresight-etm4x-sysfs.c | 39 +++++++++++++++++++ 1 file changed, 39 insertions(+)