Message ID | 1574972621-25750-1-git-send-email-bhsharma@redhat.com (mailing list archive) |
---|---|
Headers | show |
Series | Append new variables to vmcoreinfo (TCR_EL1.T1SZ for arm64 and MAX_PHYSMEM_BITS for all archs) | expand |
On Fri, Nov 29, 2019 at 01:53:36AM +0530, Bhupesh Sharma wrote: > Changes since v4: > ---------------- > - v4 can be seen here: > http://lists.infradead.org/pipermail/kexec/2019-November/023961.html > - Addressed comments from Dave and added patches for documenting > new variables appended to vmcoreinfo documentation. > - Added testing report shared by Akashi for PATCH 2/5. Please can you fix your mail setup? The last two times you've sent this series it seems to get split into two threads, which is really hard to track in my inbox: First thread: https://lore.kernel.org/lkml/1574972621-25750-1-git-send-email-bhsharma@redhat.com/ Second thread: https://lore.kernel.org/lkml/1574972716-25858-1-git-send-email-bhsharma@redhat.com/ Thanks, Will
Hi Will, On Fri, Nov 29, 2019 at 3:54 PM Will Deacon <will@kernel.org> wrote: > > On Fri, Nov 29, 2019 at 01:53:36AM +0530, Bhupesh Sharma wrote: > > Changes since v4: > > ---------------- > > - v4 can be seen here: > > http://lists.infradead.org/pipermail/kexec/2019-November/023961.html > > - Addressed comments from Dave and added patches for documenting > > new variables appended to vmcoreinfo documentation. > > - Added testing report shared by Akashi for PATCH 2/5. > > Please can you fix your mail setup? The last two times you've sent this > series it seems to get split into two threads, which is really hard to > track in my inbox: > > First thread: > > https://lore.kernel.org/lkml/1574972621-25750-1-git-send-email-bhsharma@redhat.com/ > > Second thread: > > https://lore.kernel.org/lkml/1574972716-25858-1-git-send-email-bhsharma@redhat.com/ There seems to be some issue with my server's msmtp settings. I have tried resending the v5 (see <http://lists.infradead.org/pipermail/linux-arm-kernel/2019-November/696833.html>). I hope the threading is ok this time. Thanks for your patience. Regards, Bhupesh
On Sat, Nov 30, 2019 at 01:35:36AM +0530, Bhupesh Sharma wrote: > On Fri, Nov 29, 2019 at 3:54 PM Will Deacon <will@kernel.org> wrote: > > On Fri, Nov 29, 2019 at 01:53:36AM +0530, Bhupesh Sharma wrote: > > > Changes since v4: > > > ---------------- > > > - v4 can be seen here: > > > http://lists.infradead.org/pipermail/kexec/2019-November/023961.html > > > - Addressed comments from Dave and added patches for documenting > > > new variables appended to vmcoreinfo documentation. > > > - Added testing report shared by Akashi for PATCH 2/5. > > > > Please can you fix your mail setup? The last two times you've sent this > > series it seems to get split into two threads, which is really hard to > > track in my inbox: > > > > First thread: > > > > https://lore.kernel.org/lkml/1574972621-25750-1-git-send-email-bhsharma@redhat.com/ > > > > Second thread: > > > > https://lore.kernel.org/lkml/1574972716-25858-1-git-send-email-bhsharma@redhat.com/ > > There seems to be some issue with my server's msmtp settings. I have > tried resending the v5 (see > <http://lists.infradead.org/pipermail/linux-arm-kernel/2019-November/696833.html>). > > I hope the threading is ok this time. Much better now, thanks for sorting it out. Will
On Fri, Nov 29, 2019 at 01:53:36AM +0530, Bhupesh Sharma wrote: > Bhupesh Sharma (5): > crash_core, vmcoreinfo: Append 'MAX_PHYSMEM_BITS' to vmcoreinfo > arm64/crash_core: Export TCR_EL1.T1SZ in vmcoreinfo > Documentation/arm64: Fix a simple typo in memory.rst > Documentation/vmcoreinfo: Add documentation for 'MAX_PHYSMEM_BITS' > Documentation/vmcoreinfo: Add documentation for 'TCR_EL1.T1SZ' why are those last two separate patches and not part of the patches which export the respective variable/define?
Hi Boris, On Sat, Dec 14, 2019 at 5:57 PM Borislav Petkov <bp@alien8.de> wrote: > > On Fri, Nov 29, 2019 at 01:53:36AM +0530, Bhupesh Sharma wrote: > > Bhupesh Sharma (5): > > crash_core, vmcoreinfo: Append 'MAX_PHYSMEM_BITS' to vmcoreinfo > > arm64/crash_core: Export TCR_EL1.T1SZ in vmcoreinfo > > Documentation/arm64: Fix a simple typo in memory.rst > > Documentation/vmcoreinfo: Add documentation for 'MAX_PHYSMEM_BITS' > > Documentation/vmcoreinfo: Add documentation for 'TCR_EL1.T1SZ' > > why are those last two separate patches and not part of the patches > which export the respective variable/define? I remember there was a suggestion during the review of an earlier version to keep them as a separate patch(es) so that the documentation text is easier to review, but I have no strong preference towards the same. I can merge the documentation patches with the respective patches (which export the variables/defines to vmcoreinfo) in v6, unless other maintainers have an objections towards the same. Thanks, Bhupesh
On Mon, Dec 16, 2019 at 12:16:12PM +0530, Bhupesh Sharma wrote: > I remember there was a suggestion during the review of an earlier > version to keep them as a separate patch(es) so that the documentation > text is easier to review, Documentation text is one sentence, respectively. Not really worth a separate patch. > I can merge the documentation patches with the respective patches > (which export the variables/defines to vmcoreinfo) in v6, Please do. Thx.