Message ID | 20210331204228.26107-10-avolmat@me.com (mailing list archive) |
---|---|
State | New, archived |
Headers | show |
Series | Introduction of STiH418 based 4KOpen board | expand |
Hi Alain On 3/31/21 10:42 PM, Alain Volmat wrote: > The clkgen-fsyn driver now embed the clock names (assuming the > right compatible is used). Remove all clock-output-names property > and update when necessary the compatible. > > Signed-off-by: Alain Volmat <avolmat@me.com> > --- > arch/arm/boot/dts/stih418-clock.dtsi | 26 +++----------------------- > 1 file changed, 3 insertions(+), 23 deletions(-) > > diff --git a/arch/arm/boot/dts/stih418-clock.dtsi b/arch/arm/boot/dts/stih418-clock.dtsi > index d628e656458d..e84c476b83ed 100644 > --- a/arch/arm/boot/dts/stih418-clock.dtsi > +++ b/arch/arm/boot/dts/stih418-clock.dtsi > @@ -94,11 +94,6 @@ > reg = <0x9103000 0x1000>; > > clocks = <&clk_sysin>; > - > - clock-output-names = "clk-s-c0-fs0-ch0", > - "clk-s-c0-fs0-ch1", > - "clk-s-c0-fs0-ch2", > - "clk-s-c0-fs0-ch3"; > }; > > clk_s_c0: clockgen-c@9103000 { > @@ -150,15 +145,10 @@ > > clk_s_d0_quadfs: clk-s-d0-quadfs@9104000 { > #clock-cells = <1>; > - compatible = "st,quadfs"; > + compatible = "st,quadfs-d0"; > reg = <0x9104000 0x1000>; > > clocks = <&clk_sysin>; > - > - clock-output-names = "clk-s-d0-fs0-ch0", > - "clk-s-d0-fs0-ch1", > - "clk-s-d0-fs0-ch2", > - "clk-s-d0-fs0-ch3"; > }; > > clockgen-d0@9104000 { > @@ -179,15 +169,10 @@ > > clk_s_d2_quadfs: clk-s-d2-quadfs@9106000 { > #clock-cells = <1>; > - compatible = "st,quadfs"; > + compatible = "st,quadfs-d2"; > reg = <0x9106000 0x1000>; > > clocks = <&clk_sysin>; > - > - clock-output-names = "clk-s-d2-fs0-ch0", > - "clk-s-d2-fs0-ch1", > - "clk-s-d2-fs0-ch2", > - "clk-s-d2-fs0-ch3"; > }; > > clockgen-d2@9106000 { > @@ -210,15 +195,10 @@ > > clk_s_d3_quadfs: clk-s-d3-quadfs@9107000 { > #clock-cells = <1>; > - compatible = "st,quadfs"; > + compatible = "st,quadfs-d3"; > reg = <0x9107000 0x1000>; > > clocks = <&clk_sysin>; > - > - clock-output-names = "clk-s-d3-fs0-ch0", > - "clk-s-d3-fs0-ch1", > - "clk-s-d3-fs0-ch2", > - "clk-s-d3-fs0-ch3"; > }; > > clockgen-d3@9107000 { > Reviewed-by: Patrice Chotard <patrice.chotard@foss.st.com> Thanks Patrice
diff --git a/arch/arm/boot/dts/stih418-clock.dtsi b/arch/arm/boot/dts/stih418-clock.dtsi index d628e656458d..e84c476b83ed 100644 --- a/arch/arm/boot/dts/stih418-clock.dtsi +++ b/arch/arm/boot/dts/stih418-clock.dtsi @@ -94,11 +94,6 @@ reg = <0x9103000 0x1000>; clocks = <&clk_sysin>; - - clock-output-names = "clk-s-c0-fs0-ch0", - "clk-s-c0-fs0-ch1", - "clk-s-c0-fs0-ch2", - "clk-s-c0-fs0-ch3"; }; clk_s_c0: clockgen-c@9103000 { @@ -150,15 +145,10 @@ clk_s_d0_quadfs: clk-s-d0-quadfs@9104000 { #clock-cells = <1>; - compatible = "st,quadfs"; + compatible = "st,quadfs-d0"; reg = <0x9104000 0x1000>; clocks = <&clk_sysin>; - - clock-output-names = "clk-s-d0-fs0-ch0", - "clk-s-d0-fs0-ch1", - "clk-s-d0-fs0-ch2", - "clk-s-d0-fs0-ch3"; }; clockgen-d0@9104000 { @@ -179,15 +169,10 @@ clk_s_d2_quadfs: clk-s-d2-quadfs@9106000 { #clock-cells = <1>; - compatible = "st,quadfs"; + compatible = "st,quadfs-d2"; reg = <0x9106000 0x1000>; clocks = <&clk_sysin>; - - clock-output-names = "clk-s-d2-fs0-ch0", - "clk-s-d2-fs0-ch1", - "clk-s-d2-fs0-ch2", - "clk-s-d2-fs0-ch3"; }; clockgen-d2@9106000 { @@ -210,15 +195,10 @@ clk_s_d3_quadfs: clk-s-d3-quadfs@9107000 { #clock-cells = <1>; - compatible = "st,quadfs"; + compatible = "st,quadfs-d3"; reg = <0x9107000 0x1000>; clocks = <&clk_sysin>; - - clock-output-names = "clk-s-d3-fs0-ch0", - "clk-s-d3-fs0-ch1", - "clk-s-d3-fs0-ch2", - "clk-s-d3-fs0-ch3"; }; clockgen-d3@9107000 {
The clkgen-fsyn driver now embed the clock names (assuming the right compatible is used). Remove all clock-output-names property and update when necessary the compatible. Signed-off-by: Alain Volmat <avolmat@me.com> --- arch/arm/boot/dts/stih418-clock.dtsi | 26 +++----------------------- 1 file changed, 3 insertions(+), 23 deletions(-)