Message ID | 20220330154024.112270-1-phil.edworthy@renesas.com (mailing list archive) |
---|---|
Headers | show |
Series | Add new Renesas RZ/V2M SoC and Renesas RZ/V2M EVK support | expand |
Hi Phil, On Wed, Mar 30, 2022 at 5:40 PM Phil Edworthy <phil.edworthy@renesas.com> wrote: > RZ/V2M has a dual-core Cortex-A53 (1.0 GHz) CPU and built-in AI > accelerator "DRP-AI" for vision, which is Renesas' original technology. > It also has a 32-bit LPDDR4 interface and video codec (H.264). > > The RZ/V2M is used with ISP firmware that runs on one of the Cortex-A53 > cores. The firmware is an integral part of the SoC such that the HW > User's Manual documents which of the peripheral modules are used by the > firmware. > > Initial patches enables minimal peripherals on Renesas RZ/V2M EVK board > and booted via nfs. Ethernet is broadly compatible with the > etheravb-rcar-gen3 driver, but interrupts need some work so it's not > been included in this patch set. > > Below blocks are enabled on Renesas RZ/V2M EVK board: > - memory > - External input clock > - CPG > - UART Thanks for your series! > v2: > * Removed SYS dt-bindings patch and corresponding SoC identification > as we only used the LSI version register. This can be dealt with > later on. That patch[1] also introduced the ARCH_R9A09G011 config symbol, without which none of the new code in this series is built. [1] [PATCH 07/14] soc: renesas: Identify RZ/V2M SoC https://lore.kernel.org/all/20220321154232.56315-8-phil.edworthy@renesas.com/ Gr{oetje,eeting}s, Geert -- Geert Uytterhoeven -- There's lots of Linux beyond ia32 -- geert@linux-m68k.org In personal conversations with technical people, I call myself a hacker. But when I'm talking to journalists I just say "programmer" or something like that. -- Linus Torvalds
Hi Geert, On 20 April 2022 21:11 Geert Uytterhoeven wrote: > Hi Phil, > > On Wed, Mar 30, 2022 at 5:40 PM Phil Edworthy <phil.edworthy@renesas.com> > wrote: > > RZ/V2M has a dual-core Cortex-A53 (1.0 GHz) CPU and built-in AI > > accelerator "DRP-AI" for vision, which is Renesas' original technology. > > It also has a 32-bit LPDDR4 interface and video codec (H.264). > > > > The RZ/V2M is used with ISP firmware that runs on one of the Cortex-A53 > > cores. The firmware is an integral part of the SoC such that the HW > > User's Manual documents which of the peripheral modules are used by the > > firmware. > > > > Initial patches enables minimal peripherals on Renesas RZ/V2M EVK board > > and booted via nfs. Ethernet is broadly compatible with the > > etheravb-rcar-gen3 driver, but interrupts need some work so it's not > > been included in this patch set. > > > > Below blocks are enabled on Renesas RZ/V2M EVK board: > > - memory > > - External input clock > > - CPG > > - UART > > Thanks for your series! > > > v2: > > * Removed SYS dt-bindings patch and corresponding SoC identification > > as we only used the LSI version register. This can be dealt with > > later on. > > That patch[1] also introduced the ARCH_R9A09G011 config symbol, > without which none of the new code in this series is built. > > [1] [PATCH 07/14] soc: renesas: Identify RZ/V2M SoC > > https://lore.kernel.org/all/20220321154232.56315-8-phil.edworthy@renesas.com/ Ah, right. I should have said that I replaced that patch with "[PATCH v2 06/13] soc: renesas: Add RZ/V2M (R9A09G011) config option". However, looking back I managed to send that patch only to myself. Doh! Thanks Phil > Gr{oetje,eeting}s, > > Geert > > -- > Geert Uytterhoeven -- There's lots of Linux beyond ia32 -- geert@linux- > m68k.org > > In personal conversations with technical people, I call myself a hacker. > But > when I'm talking to journalists I just say "programmer" or something like > that. > -- Linus Torvalds
Hi Phil, CC clock Thanks for your patch! On Wed, Mar 30, 2022 at 5:41 PM Phil Edworthy <phil.edworthy@renesas.com> wrote: > Define RZ/V2M (R9A09G011) Clock Pulse Generator core clocks, module clock The definitions contain no core clocks, only module clocks and resets? Perhaps you will need a core clock for the Ethernet reference clock, like on RZ/G2L? > outputs (CPG_CLK_ON* registers), and reset definitions (CPG_RST_* > registers) in Section 48.5 ("Register Description") of the RZ/V2M Hardware > User's Manual (Rev. 1.10, Sep. 2021). > > Signed-off-by: Phil Edworthy <phil.edworthy@renesas.com> > Reviewed-by: Biju Das <biju.das.jz@bp.renesas.com> > --- > include/dt-bindings/clock/r9a09g011-cpg.h | 337 ++++++++++++++++++++++ > 1 file changed, 337 insertions(+) > create mode 100644 include/dt-bindings/clock/r9a09g011-cpg.h > > diff --git a/include/dt-bindings/clock/r9a09g011-cpg.h b/include/dt-bindings/clock/r9a09g011-cpg.h > new file mode 100644 > index 000000000000..b88dbb0d8c49 > --- /dev/null > +++ b/include/dt-bindings/clock/r9a09g011-cpg.h > @@ -0,0 +1,337 @@ > +/* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) > + * > + * Copyright (C) 2022 Renesas Electronics Corp. > + */ > +#ifndef __DT_BINDINGS_CLOCK_R9A09G011_CPG_H__ > +#define __DT_BINDINGS_CLOCK_R9A09G011_CPG_H__ > + > +#include <dt-bindings/clock/renesas-cpg-mssr.h> > + > +/* Module Clocks */ > +#define R9A09G011_SYS_CLK 0 > +#define R9A09G011_PFC_PCLK 1 > +#define R9A09G011_PMC_CORE_CLOCK 2 > +#define R9A09G011_GIC_CLK 3 > +#define R9A09G011_RAMA_ACLK 4 Missing ROM_ACLK? > + No need for this blank line, as this is not a register boundary. > +#define R9A09G011_SEC_ACLK 5 > +#define R9A09G011_SEC_PCLK 6 > +#define R9A09G011_SEC_TCLK 7 > +#define R9A09G011_DMAA_ACLK 8 > +#define R9A09G011_TSU0_PCLK 9 > +#define R9A09G011_TSU1_PCLK 10 > + > +#define R9A09G011_CST_TRACECLK 11 > +#define R9A09G011_CST_SB_CLK 12 > +#define R9A09G011_CST_AHB_CLK 13 > +#define R9A09G011_CST_ATB_SB_CLK 14 Missing CST_TS_SB_CLK? Yes, it shares a bit with CST_ATB_SB_CLK, cfr. ETH0_CLK_AXI and ETH1_CLK_AXI. > + > +#define R9A09G011_SDI0_ACLK 15 > +#define R9A09G011_SDI0_IMCLK 16 > +#define R9A09G011_SDI0_IMCLK2 17 > +#define R9A09G011_SDI0_CLK_HS 18 > +#define R9A09G011_SDI1_ACLK 19 > +#define R9A09G011_SDI1_IMCLK 20 > +#define R9A09G011_SDI1_IMCLK2 21 > +#define R9A09G011_SDI1_CLK_HS 22 > +#define R9A09G011_EMM_ACLK 23 > +#define R9A09G011_EMM_IMCLK 24 > +#define R9A09G011_EMM_IMCLK2 25 > +#define R9A09G011_EMM_CLK_HS 26 > +#define R9A09G011_NFI_ACLK 27 > +#define R9A09G011_NFI_NF_CLK 28 > + > +#define R9A09G011_PCI_ACLK 29 > +#define R9A09G011_PCI_CLK_PMU 30 > +#define R9A09G011_PCI_APB_CLK 31 > +#define R9A09G011_USB_ACLK_H 32 > +#define R9A09G011_USB_ACLK_P 33 > +#define R9A09G011_USB_PCLK 34 > +#define R9A09G011_ETH_CLK_AXI 35 > +#define R9A09G011_ETH_CLK_CHI 36 > +#define R9A09G011_ETH_GPTP_EXT 37 s/ETH/ETH0/ for the three above? > + > +#define R9A09G011_SDT_CLK 38 > +#define R9A09G011_SDT_CLKAPB 39 > +#define R9A09G011_SDT_CLK48 40 > +#define R9A09G011_GRP_CLK 41 > +#define R9A09G011_CIF_P0_CLK 42 > +#define R9A09G011_CIF_P1_CLK 43 > +#define R9A09G011_CIF_APB_CLK 44 > +#define R9A09G011_DCI_CLKAXI 45 > +#define R9A09G011_DCI_CLKAPB 46 > +#define R9A09G011_DCI_CLKDCI2 47 > + > +#define R9A09G011_HMI_PCLK 48 > +#define R9A09G011_LCI_PCLK 49 > +#define R9A09G011_LCI_ACLK 50 > +#define R9A09G011_LCI_VCLK 51 > +#define R9A09G011_LCI_LPCLK 52 > + > +#define R9A09G011_AUI_CLK 53 > +#define R9A09G011_AUI_CLKAXI 54 > +#define R9A09G011_AUI_CLKAPB 55 > +#define R9A09G011_AUMCLK 56 > +#define R9A09G011_GMCLK0 57 > +#define R9A09G011_GMCLK1 58 > +#define R9A09G011_MTR_CLK0 59 > +#define R9A09G011_MTR_CLK1 60 > +#define R9A09G011_MTR_CLKAPB 61 > +#define R9A09G011_GFT_CLK 62 > +#define R9A09G011_GFT_CLKAPB 63 > +#define R9A09G011_GFT_MCLK 64 > + > +#define R9A09G011_ATGA_CLK 65 > +#define R9A09G011_ATGA_CLKAPB 66 > +#define R9A09G011_ATGB_CLK 67 > +#define R9A09G011_ATGB_CLKAPB 68 > +#define R9A09G011_SYC_CNT_CLK 69 > + > +#define R9A09G011_GRPA_PCLK 70 CPERI_GRPA_PCLK > +#define R9A09G011_TIM0_CLK 71 > +#define R9A09G011_TIM1_CLK 72 > +#define R9A09G011_TIM2_CLK 73 > +#define R9A09G011_TIM3_CLK 74 > +#define R9A09G011_TIM4_CLK 75 > +#define R9A09G011_TIM5_CLK 76 > +#define R9A09G011_TIM6_CLK 77 > +#define R9A09G011_TIM7_CLK 78 > +#define R9A09G011_IIC01_PCLK 79 IIC0_PCLK? > + > +#define R9A09G011_GRPB_PCLK 80 CPERI_GRPB_PCLK > +#define R9A09G011_TIM8_CLK 81 > +#define R9A09G011_TIM9_CLK 82 > +#define R9A09G011_TIM10_CLK 83 > +#define R9A09G011_TIM11_CLK 84 > +#define R9A09G011_TIM12_CLK 85 > +#define R9A09G011_TIM13_CLK 86 > +#define R9A09G011_TIM14_CLK 87 > +#define R9A09G011_TIM15_CLK 88 > +#define R9A09G011_IIC23_PCLK 89 IIC1_PCLK? > + > +#define R9A09G011_GRPC_PCLK 90 CPERI_GRPC_PCLK? > +#define R9A09G011_TIM16_CLK 91 > +#define R9A09G011_TIM17_CLK 92 > +#define R9A09G011_TIM18_CLK 93 > +#define R9A09G011_TIM19_CLK 94 > +#define R9A09G011_TIM20_CLK 95 > +#define R9A09G011_TIM21_CLK 96 > +#define R9A09G011_TIM22_CLK 97 > +#define R9A09G011_TIM23_CLK 98 > +#define R9A09G011_WDT0_PCLK 99 > +#define R9A09G011_WDT0_CLK 100 > +#define R9A09G011_WDT1_PCLK 101 > +#define R9A09G011_WDT1_CLK 102 > + > +#define R9A09G011_GRPD_PCLK 103 CPERI_GRPD_PCLK? > +#define R9A09G011_TIM24_CLK 104 > +#define R9A09G011_TIM25_CLK 105 > +#define R9A09G011_TIM26_CLK 106 > +#define R9A09G011_TIM27_CLK 107 > +#define R9A09G011_TIM28_CLK 108 > +#define R9A09G011_TIM29_CLK 109 > +#define R9A09G011_TIM30_CLK 110 > +#define R9A09G011_TIM31_CLK 111 > + > +#define R9A09G011_GRPE_PCLK 112 CPERI_GRPE_PCLK? > +#define R9A09G011_PWM0_CLK 113 > +#define R9A09G011_PWM1_CLK 114 > +#define R9A09G011_PWM2_CLK 115 > +#define R9A09G011_PWM3_CLK 116 > +#define R9A09G011_PWM4_CLK 117 > +#define R9A09G011_PWM5_CLK 118 > +#define R9A09G011_PWM6_CLK 119 > +#define R9A09G011_PWM7_CLK 120 > + > +#define R9A09G011_GRPF_PCLK 121 CPERI_GRPF_PCLK? > +#define R9A09G011_PWM8_CLK 122 > +#define R9A09G011_PWM9_CLK 123 > +#define R9A09G011_PWM10_CLK 124 > +#define R9A09G011_PWM11_CLK 125 > +#define R9A09G011_PWM12_CLK 126 > +#define R9A09G011_PWM13_CLK 127 > +#define R9A09G011_PWM14_CLK 128 > +#define R9A09G011_PWM15_CLK 129 > + > +#define R9A09G011_GRPG_PCLK 130 CPERI_GRPG_PCLK? > +#define R9A09G011_GRPH_PCLK 131 CPERI_GRPH_PCLK? > +#define R9A09G011_URT_PCLK 132 > +#define R9A09G011_URT0_CLK 133 > +#define R9A09G011_URT1_CLK 134 > +#define R9A09G011_CSI0_CLK 135 > +#define R9A09G011_CSI1_CLK 136 > +#define R9A09G011_CSI2_CLK 137 > +#define R9A09G011_CSI3_CLK 138 > +#define R9A09G011_CSI4_CLK 139 > +#define R9A09G011_CSI5_CLK 140 > + > +#define R9A09G011_ICB_ACLK1 141 Missing (shared) ICB_GIC_CLK? > +#define R9A09G011_ICB_MPCLK1 142 > +#define R9A09G011_ICB_SPCLK1 143 > +#define R9A09G011_ICB_CLK48 144 > +#define R9A09G011_ICB_CLK48_2 145 > +#define R9A09G011_ICB_CLK48_3 146 > +#define R9A09G011_ICB_CLK48_4L 147 Missing (shared) ICB_CLK48_4R? > +#define R9A09G011_ICB_CLK48_5 148 > +#define R9A09G011_ICB_CST_ATB_SB_CLK 149 > +#define R9A09G011_ICB_CST_CS_CLK 150 > +#define R9A09G011_ICB_CLK100_1 151 > +#define R9A09G011_ICB_ETH0_CLK_AXI 152 > +#define R9A09G011_ICB_DCI_CLKAXI 153 > +#define R9A09G011_ICB_SYC_CNT_CLK 154 > + > +#define R9A09G011_ICB_DRPA_ACLK 155 > +#define R9A09G011_ICB_RFX_ACLK 156 Missing (shared) ICB_RFX_PCLK5? > +#define R9A09G011_ICB_MMC_ACLK 157 > + > +#define R9A09G011_ICB_MPCLK3 158 > +#define R9A09G011_ICB_CIMA_CLK 159 > +#define R9A09G011_ICB_CIMB_CLK 160 > +#define R9A09G011_ICB_BIMA_CLK 161 > +#define R9A09G011_ICB_FCD_CLKAXI 162 > +#define R9A09G011_ICB_VD_ACLK4 163 > +#define R9A09G011_ICB_MPCLK4 164 > +#define R9A09G011_ICB_VCD_PCLK4 165 > + > +#define R9A09G011_CA53_CLK 166 > +#define R9A09G011_CA53_ACLK 167 > +#define R9A09G011_CA53_APCLK_DBG 168 Missing (shared) CST_APB_CA53_CLK? > +#define R9A09G011_CA53_ATCLK 169 Missing (shared) CST_CS_CLK? > +#define R9A09G011_CA53_TSCLK 170 Missing (shared) CST_TS_CLK? > +#define R9A09G011_CA53_APCLK_REG 171 > + > +#define R9A09G011_DRPA_ACLK 172 > +#define R9A09G011_DRPA_DCLK 173 > +#define R9A09G011_DRPA_INITCLK 174 > + > +#define R9A09G011_RAMB_ACLK 175 Would it make sense to decouple this into RAMB0_ACLK, RAMB1_ACLK, RAMB2_ACLK, RAMB3_ACLK? > + > +#define R9A09G011_CIMA_CLKAPB 176 > +#define R9A09G011_CIMA_CLK 177 > +#define R9A09G011_CIMB_CLK 178 > +#define R9A09G011_FAFA_CLK 179 > +#define R9A09G011_STG_CLKAXI 180 > +#define R9A09G011_STG_CLK0 181 > + > +#define R9A09G011_BIMA_CLKAPB 182 > +#define R9A09G011_BIMA_CLK 183 > +#define R9A09G011_FAFB_CLK 184 > +#define R9A09G011_FCD_CLK 185 > +#define R9A09G011_FCD_CLKAXI 186 > + > +#define R9A09G011_RIM_CLK 187 > +#define R9A09G011_VCD_ACLK 188 Mising (shared) VCD_PCLK? > +#define R9A09G011_JPG0_CLK 189 > +#define R9A09G011_JPG0_ACLK 190 > + > +#define R9A09G011_MMC_CORE_DDRC_CLK 191 > +#define R9A09G011_MMC_ACLK 192 > +#define R9A09G011_MMC_PCLK 193 > +#define R9A09G011_DDI_APBCLK 194 > + > +/* Resets */ > +#define R9A09G011_SYS_RST_N 0 > +#define R9A09G011_PFC_PRESETN 1 > +#define R9A09G011_RAMA_ARESETN 2 > +#define R9A09G011_ROM_ARESETN 3 > +#define R9A09G011_DMAA_ARESETN 4 > +#define R9A09G011_SEC_ARESETN 5 > +#define R9A09G011_SEC_PRESETN 6 > +#define R9A09G011_SEC_RSTB 7 > +#define R9A09G011_TSU0_RESETN 8 > +#define R9A09G011_TSU1_RESETN 9 > +#define R9A09G011_PMC_RESET_N 10 > + > +#define R9A09G011_CST_NTRST 11 > +#define R9A09G011_CST_NPOTRST 12 Missing (shared) CST_NTRST? > +#define R9A09G011_CST_CS_RESETN 13 > +#define R9A09G011_CST_TS_RESETN 14 > +#define R9A09G011_CST_TRESETN 15 > +#define R9A09G011_CST_SB_RESETN 16 > +#define R9A09G011_CST_AHB_RESETN 17 > +#define R9A09G011_CST_TS_SB_RESETN 18 > +#define R9A09G011_CST_APB_CA53_RESETN 19 > +#define R9A09G011_CST_ATB_SB_RESETN 20 > + > +#define R9A09G011_SDI0_IXRST 21 > +#define R9A09G011_SDI1_IXRST 22 > +#define R9A09G011_EMM_IXRST 23 > +#define R9A09G011_NFI_MARESETN 24 > +#define R9A09G011_NFI_REG_RST_N 25 > +#define R9A09G011_USB_PRESET_N 26 > +#define R9A09G011_USB_DRD_RESET 27 > +#define R9A09G011_USB_ARESETN_P 28 > +#define R9A09G011_USB_ARESETN_H 29 > +#define R9A09G011_ETH0_RST_HW_N 30 > +#define R9A09G011_PCI_ARESETN 31 > + > +#define R9A09G011_SDT_RSTSYSAX 32 > +#define R9A09G011_GRP_RESETN 33 > +#define R9A09G011_CIF_RST_N 34 > +#define R9A09G011_DCU_RSTSYSAX 35 > +#define R9A09G011_HMI_RST_N 36 > +#define R9A09G011_HMI_PRESETN 37 > +#define R9A09G011_LCI_PRESETN 38 > +#define R9A09G011_LCI_ARESETN 39 > + > +#define R9A09G011_AUI_RSTSYSAX 40 > +#define R9A09G011_MTR_RSTSYSAX 41 > +#define R9A09G011_GFT_RSTSYSAX 42 > +#define R9A09G011_ATGA_RSTSYSAX 43 > +#define R9A09G011_ATGB_RSTSYSAX 44 > +#define R9A09G011_SYC_RST_N 45 > + > +#define R9A09G011_TIM_GPA_PRESETN 46 > +#define R9A09G011_TIM_GPB_PRESETN 47 > +#define R9A09G011_TIM_GPC_PRESETN 48 > +#define R9A09G011_TIM_GPD_PRESETN 49 > +#define R9A09G011_PWM_GPE_PRESETN 50 > +#define R9A09G011_PWM_GPF_PRESETN 51 > +#define R9A09G011_CSI_GPG_PRESETN 52 > +#define R9A09G011_CSI_GPH_PRESETN 53 > +#define R9A09G011_IIC_GPA_PRESETN 54 > +#define R9A09G011_IIC_GPB_PRESETN 55 > +#define R9A09G011_URT_PRESETN 56 > +#define R9A09G011_WDT0_PRESETN 57 > +#define R9A09G011_WDT1_PRESETN 58 > + > +#define R9A09G011_ICB_PD_AWO_RST_N 59 > +#define R9A09G011_ICB_PD_MMC_RST_N 60 > +#define R9A09G011_ICB_PD_VD0_RST_N 61 > +#define R9A09G011_ICB_PD_VD1_RST_N 62 > +#define R9A09G011_ICB_PD_RFX_RST_N 63 > + > +#define R9A09G011_CA53_NCPUPORESET0 64 > +#define R9A09G011_CA53_NCPUPORESET1 65 > +#define R9A09G011_CA53_NCORERESET0 66 > +#define R9A09G011_CA53_NCORERESET1 67 > +#define R9A09G011_CA53_NPRESETDBG 68 > +#define R9A09G011_CA53_L2RESET 69 > +#define R9A09G011_CA53_NMISCRESET_HM 70 > +#define R9A09G011_CA53_NMISCRESET_SM 71 > +#define R9A09G011_CA53_NARESET 72 > + > +#define R9A09G011_DRPA_ARESETN 73 > + > +#define R9A09G011_RAMB_ARESETN 74 Would it make sense to decouple this into RAMB0_ARESETN, RAMB1_ARESETN, RAMB2_ARESETN, RAMB3_ARESETN? > + > +#define R9A09G011_CIMA_RSTSYSAX 75 > +#define R9A09G011_CIMB_RSTSYSAX 76 > +#define R9A09G011_FAFA_RSTSYSAX 77 > +#define R9A09G011_STG_RSTSYSAX 78 > + > +#define R9A09G011_BIMA_RSTSYSAX 79 > +#define R9A09G011_FAFB_RSTSYSAX 80 > +#define R9A09G011_FCD_RSTSYSAX 81 > +#define R9A09G011_RIM_RSTSYSAX 82 > +#define R9A09G011_VCD_RESETN 83 > +#define R9A09G011_JPG_XRESET 84 > + > +#define R9A09G011_MMC_CORE_DDRC_RSTN 85 > +#define R9A09G011_MMC_ARESETN_N 86 > +#define R9A09G011_MMC_PRESETN 87 > +#define R9A09G011_DDI_PWROK 88 > +#define R9A09G011_DDI_RESET 89 > +#define R9A09G011_DDI_RESETN_APB 90 > + > +#endif /* __DT_BINDINGS_CLOCK_R9A09G011_CPG_H__ */ Gr{oetje,eeting}s, Geert -- Geert Uytterhoeven -- There's lots of Linux beyond ia32 -- geert@linux-m68k.org In personal conversations with technical people, I call myself a hacker. But when I'm talking to journalists I just say "programmer" or something like that. -- Linus Torvalds
Hi Geert, On 20 April 2022 22:13 Geert Uytterhoeven wrote: > On Wed, Mar 30, 2022 at 5:41 PM Phil Edworthy wrote: > > Define RZ/V2M (R9A09G011) Clock Pulse Generator core clocks, module > clock > > The definitions contain no core clocks, only module clocks and resets? > Perhaps you will need a core clock for the Ethernet reference clock, > like on RZ/G2L? It looks like rz/v2m has a gate for every clock, so no need for any core clocks. > > outputs (CPG_CLK_ON* registers), and reset definitions (CPG_RST_* > > registers) in Section 48.5 ("Register Description") of the RZ/V2M > Hardware > > User's Manual (Rev. 1.10, Sep. 2021). > > > > Signed-off-by: Phil Edworthy <phil.edworthy@renesas.com> > > Reviewed-by: Biju Das <biju.das.jz@bp.renesas.com> > > --- > > include/dt-bindings/clock/r9a09g011-cpg.h | 337 ++++++++++++++++++++++ > > 1 file changed, 337 insertions(+) > > create mode 100644 include/dt-bindings/clock/r9a09g011-cpg.h > > > > diff --git a/include/dt-bindings/clock/r9a09g011-cpg.h b/include/dt- > bindings/clock/r9a09g011-cpg.h > > new file mode 100644 > > index 000000000000..b88dbb0d8c49 > > --- /dev/null > > +++ b/include/dt-bindings/clock/r9a09g011-cpg.h > > @@ -0,0 +1,337 @@ > > +/* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) > > + * > > + * Copyright (C) 2022 Renesas Electronics Corp. > > + */ > > +#ifndef __DT_BINDINGS_CLOCK_R9A09G011_CPG_H__ > > +#define __DT_BINDINGS_CLOCK_R9A09G011_CPG_H__ > > + > > +#include <dt-bindings/clock/renesas-cpg-mssr.h> > > + > > +/* Module Clocks */ > > +#define R9A09G011_SYS_CLK 0 > > +#define R9A09G011_PFC_PCLK 1 > > +#define R9A09G011_PMC_CORE_CLOCK 2 > > +#define R9A09G011_GIC_CLK 3 > > +#define R9A09G011_RAMA_ACLK 4 > > Missing ROM_ACLK? Yes, will add. > > + > > No need for this blank line, as this is not a register boundary. Agreed ... > > +#define R9A09G011_CST_ATB_SB_CLK 14 > > Missing CST_TS_SB_CLK? > Yes, it shares a bit with CST_ATB_SB_CLK, cfr. > ETH0_CLK_AXI and ETH1_CLK_AXI. Ah, right, I will add. ... > > +#define R9A09G011_ETH_CLK_AXI 35 > > +#define R9A09G011_ETH_CLK_CHI 36 > > +#define R9A09G011_ETH_GPTP_EXT 37 > > s/ETH/ETH0/ for the three above? Will do, though there is only one eth, ETH0 matches the doc. ... > > +#define R9A09G011_GRPA_PCLK 70 > > CPERI_GRPA_PCLK Ok, I'll replace all GRP*_PCLK with CPERI_GRP*_PCLK > > +#define R9A09G011_TIM0_CLK 71 > > +#define R9A09G011_TIM1_CLK 72 > > +#define R9A09G011_TIM2_CLK 73 > > +#define R9A09G011_TIM3_CLK 74 > > +#define R9A09G011_TIM4_CLK 75 > > +#define R9A09G011_TIM5_CLK 76 > > +#define R9A09G011_TIM6_CLK 77 > > +#define R9A09G011_TIM7_CLK 78 > > +#define R9A09G011_IIC01_PCLK 79 > > IIC0_PCLK? There are four IIC peripherals, this pclk if for iic0 and iic1. Would IIC0_1_PCLK be a better name for this? > > +#define R9A09G011_IIC23_PCLK 89 > IIC1_PCLK? and IIC2_3_PCLK? ... > > +#define R9A09G011_ICB_ACLK1 141 > > Missing (shared) ICB_GIC_CLK? I didn’t consider all these shared clocks and reset as useful to anyone. As far as I can tell, nothing will need to get the clock rates and anything that needs to enable one of the clocks will need to enable the other to use the HW. Still, as the binding describes the HW, I will add all of them. > > +#define R9A09G011_RAMB_ACLK 175 > > Would it make sense to decouple this into > RAMB0_ACLK, RAMB1_ACLK, RAMB2_ACLK, RAMB3_ACLK? Will do. Thanks Phil
Hi Phil, On Fri, Apr 22, 2022 at 1:29 PM Phil Edworthy <phil.edworthy@renesas.com> wrote: > On 20 April 2022 22:13 Geert Uytterhoeven wrote: > > On Wed, Mar 30, 2022 at 5:41 PM Phil Edworthy wrote: > > > Define RZ/V2M (R9A09G011) Clock Pulse Generator core clocks, module > > clock > > > > The definitions contain no core clocks, only module clocks and resets? > > Perhaps you will need a core clock for the Ethernet reference clock, > > like on RZ/G2L? > It looks like rz/v2m has a gate for every clock, so no need for any core > clocks. OK. Then please remove "core clock," from the patch description. > > > outputs (CPG_CLK_ON* registers), and reset definitions (CPG_RST_* > > > registers) in Section 48.5 ("Register Description") of the RZ/V2M > > Hardware > > > User's Manual (Rev. 1.10, Sep. 2021). > > > > > > Signed-off-by: Phil Edworthy <phil.edworthy@renesas.com> > > > --- /dev/null > > > +++ b/include/dt-bindings/clock/r9a09g011-cpg.h > > > +#define R9A09G011_IIC01_PCLK 79 > > > > IIC0_PCLK? > There are four IIC peripherals, this pclk if for iic0 and iic1. I know. > Would IIC0_1_PCLK be a better name for this? > > > > +#define R9A09G011_IIC23_PCLK 89 > > IIC1_PCLK? > and IIC2_3_PCLK? Well, IIC0_PCLK andIIC1_PCLK match the Hardware Manual. BTW, for resets, they avoided the confusion by naming the groups A and B, instead of 0 and 1. Gr{oetje,eeting}s, Geert -- Geert Uytterhoeven -- There's lots of Linux beyond ia32 -- geert@linux-m68k.org In personal conversations with technical people, I call myself a hacker. But when I'm talking to journalists I just say "programmer" or something like that. -- Linus Torvalds
Hi Geert, On 22 April 2022 16:02 Geert Uytterhoeven wrote: > On Fri, Apr 22, 2022 at 1:29 PM Phil Edworthy wrote: > > On 20 April 2022 22:13 Geert Uytterhoeven wrote: > > > On Wed, Mar 30, 2022 at 5:41 PM Phil Edworthy wrote: > > > > Define RZ/V2M (R9A09G011) Clock Pulse Generator core clocks, module > > > clock > > > > > > The definitions contain no core clocks, only module clocks and resets? > > > Perhaps you will need a core clock for the Ethernet reference clock, > > > like on RZ/G2L? > > It looks like rz/v2m has a gate for every clock, so no need for any core > > clocks. > > OK. Then please remove "core clock," from the patch description. Will do. > > > > outputs (CPG_CLK_ON* registers), and reset definitions (CPG_RST_* > > > > registers) in Section 48.5 ("Register Description") of the RZ/V2M > > > Hardware > > > > User's Manual (Rev. 1.10, Sep. 2021). > > > > > > > > Signed-off-by: Phil Edworthy <phil.edworthy@renesas.com> > > > > > --- /dev/null > > > > +++ b/include/dt-bindings/clock/r9a09g011-cpg.h > > > > > +#define R9A09G011_IIC01_PCLK 79 > > > > > > IIC0_PCLK? > > There are four IIC peripherals, this pclk if for iic0 and iic1. > > I know. > > > Would IIC0_1_PCLK be a better name for this? > > > > > > +#define R9A09G011_IIC23_PCLK 89 > > > IIC1_PCLK? > > and IIC2_3_PCLK? > > Well, IIC0_PCLK andIIC1_PCLK match the Hardware Manual. > > BTW, for resets, they avoided the confusion by naming the groups > A and B, instead of 0 and 1. Since the HW manual describes these as IIC_PCLK[0] and IIC_PCLK[1], and I've changed the names of clks so the module index comes after the module name to match other Renesas SoCs, how about IIC_PCLK0 and IIC_PCLK1 to differentiate them? <added this back in for discussion> > > +#define R9A09G011_PMC_RESET_N 10 > > + > > +#define R9A09G011_CST_NTRST 11 > > +#define R9A09G011_CST_NPOTRST 12 > Missing (shared) CST_NTRST? Actually, CST_NTRST is already defined on the line before it. However, the HW manual says "CST_NTRST" in both bit 0 and bit 1 of CPG_RST2. I'll ask the HW people what the difference is. Thanks Phil