Message ID | 20220825180417.1259360-3-mail@conchuod.ie (mailing list archive) |
---|---|
State | New, archived |
Headers | show |
Series | Add a PolarFire SoC l2 compatible | expand |
On 8/25/22 20:04, Conor Dooley wrote: > From: Conor Dooley <conor.dooley@microchip.com> > > PolarFire SoC does not have the same l2 cache controller as the fu540, > featuring an extra interrupt. Appease the devicetree checker overlords > by adding a PolarFire SoC specific compatible to fix the below sort of > warnings: > > mpfs-polarberry.dtb: cache-controller@2010000: interrupts: [[1], [3], [4], [2]] is too long > > Fixes: 0fa6107eca41 ("RISC-V: Initial DTS for Microchip ICICLE board") > Fixes: 34fc9cc3aebe ("riscv: dts: microchip: correct L2 cache interrupts") > Signed-off-by: Conor Dooley <conor.dooley@microchip.com> Reviewed-by: Heinrich Schuchardt <heinrich.schuchardt@canonical.com>
diff --git a/arch/riscv/boot/dts/microchip/mpfs.dtsi b/arch/riscv/boot/dts/microchip/mpfs.dtsi index 718d077b2549..3a00e4c765a5 100644 --- a/arch/riscv/boot/dts/microchip/mpfs.dtsi +++ b/arch/riscv/boot/dts/microchip/mpfs.dtsi @@ -185,7 +185,7 @@ soc { ranges; cctrllr: cache-controller@2010000 { - compatible = "sifive,fu540-c000-ccache", "cache"; + compatible = "microchip,mpfs-ccache", "sifive,fu540-c000-ccache", "cache"; reg = <0x0 0x2010000 0x0 0x1000>; cache-block-size = <64>; cache-level = <2>;