Message ID | 20230210100122.80255-1-mason.huo@starfivetech.com (mailing list archive) |
---|---|
State | Superseded |
Delegated to: | Palmer Dabbelt |
Headers | show |
Series | [v3] irqchip/irq-sifive-plic: Add syscore callbacks for hibernation | expand |
Context | Check | Description |
---|---|---|
conchuod/cover_letter | success | Single patches do not need cover letters |
conchuod/tree_selection | success | Guessed tree name to be for-next |
conchuod/fixes_present | success | Fixes tag not required for -next series |
conchuod/maintainers_pattern | success | MAINTAINERS pattern errors before the patch: 13 and now 13 |
conchuod/verify_signedoff | success | Signed-off-by tag matches author and committer |
conchuod/kdoc | success | Errors and warnings before: 0 this patch: 0 |
conchuod/build_rv64_clang_allmodconfig | success | Errors and warnings before: 0 this patch: 0 |
conchuod/module_param | success | Was 0 now: 0 |
conchuod/build_rv64_gcc_allmodconfig | success | Errors and warnings before: 0 this patch: 0 |
conchuod/alphanumeric_selects | success | Out of order selects before the patch: 59 and now 59 |
conchuod/build_rv32_defconfig | success | Build OK |
conchuod/dtb_warn_rv64 | success | Errors and warnings before: 2 this patch: 2 |
conchuod/header_inline | success | No static functions without inline keyword in header files |
conchuod/checkpatch | success | total: 0 errors, 0 warnings, 0 checks, 153 lines checked |
conchuod/source_inline | success | Was 0 now: 0 |
conchuod/build_rv64_nommu_k210_defconfig | success | Build OK |
conchuod/verify_fixes | success | No Fixes tag |
conchuod/build_rv64_nommu_virt_defconfig | success | Build OK |
Hi Mason, https://git-scm.com/docs/git-format-patch#_base_tree_information] url: https://github.com/intel-lab-lkp/linux/commits/Mason-Huo/irqchip-irq-sifive-plic-Add-syscore-callbacks-for-hibernation/20230210-180324 patch link: https://lore.kernel.org/r/20230210100122.80255-1-mason.huo%40starfivetech.com patch subject: [PATCH v3] irqchip/irq-sifive-plic: Add syscore callbacks for hibernation config: riscv-randconfig-m031-20230212 (https://download.01.org/0day-ci/archive/20230214/202302140709.CdkxgtPi-lkp@intel.com/config) compiler: riscv32-linux-gcc (GCC) 12.1.0 If you fix the issue, kindly add following tag where applicable | Reported-by: kernel test robot <lkp@intel.com> | Reported-by: Dan Carpenter <error27@gmail.com> | Link: https://lore.kernel.org/r/202302140709.CdkxgtPi-lkp@intel.com/ smatch warnings: drivers/irqchip/irq-sifive-plic.c:521 __plic_init() warn: double check that we're allocating correct size: 4 vs 32 vim +521 drivers/irqchip/irq-sifive-plic.c dd46337ca69662 Lad Prabhakar 2022-06-30 409 static int __init __plic_init(struct device_node *node, dd46337ca69662 Lad Prabhakar 2022-06-30 410 struct device_node *parent, dd46337ca69662 Lad Prabhakar 2022-06-30 411 unsigned long plic_quirks) 8237f8bc4f6eb7 Christoph Hellwig 2018-07-26 412 { 6adfe8d2f5b353 Anup Patel 2019-02-12 413 int error = 0, nr_contexts, nr_handlers = 0, i; 8237f8bc4f6eb7 Christoph Hellwig 2018-07-26 414 u32 nr_irqs; f1ad1133b18f2a Atish Patra 2020-03-02 415 struct plic_priv *priv; 2234ae846ccb9e Anup Patel 2020-05-18 416 struct plic_handler *handler; 2858a4d6b620ef Mason Huo 2023-02-10 417 unsigned int cpu; 8237f8bc4f6eb7 Christoph Hellwig 2018-07-26 418 f1ad1133b18f2a Atish Patra 2020-03-02 419 priv = kzalloc(sizeof(*priv), GFP_KERNEL); f1ad1133b18f2a Atish Patra 2020-03-02 420 if (!priv) f1ad1133b18f2a Atish Patra 2020-03-02 421 return -ENOMEM; 8237f8bc4f6eb7 Christoph Hellwig 2018-07-26 422 dd46337ca69662 Lad Prabhakar 2022-06-30 423 priv->plic_quirks = plic_quirks; dd46337ca69662 Lad Prabhakar 2022-06-30 424 f1ad1133b18f2a Atish Patra 2020-03-02 425 priv->regs = of_iomap(node, 0); f1ad1133b18f2a Atish Patra 2020-03-02 426 if (WARN_ON(!priv->regs)) { f1ad1133b18f2a Atish Patra 2020-03-02 427 error = -EIO; f1ad1133b18f2a Atish Patra 2020-03-02 428 goto out_free_priv; f1ad1133b18f2a Atish Patra 2020-03-02 429 } 8237f8bc4f6eb7 Christoph Hellwig 2018-07-26 430 8237f8bc4f6eb7 Christoph Hellwig 2018-07-26 431 error = -EINVAL; 8237f8bc4f6eb7 Christoph Hellwig 2018-07-26 432 of_property_read_u32(node, "riscv,ndev", &nr_irqs); 8237f8bc4f6eb7 Christoph Hellwig 2018-07-26 433 if (WARN_ON(!nr_irqs)) 8237f8bc4f6eb7 Christoph Hellwig 2018-07-26 434 goto out_iounmap; 8237f8bc4f6eb7 Christoph Hellwig 2018-07-26 435 2858a4d6b620ef Mason Huo 2023-02-10 436 priv->nr_irqs = nr_irqs; 2858a4d6b620ef Mason Huo 2023-02-10 437 2858a4d6b620ef Mason Huo 2023-02-10 438 priv->prio_save = bitmap_alloc(nr_irqs, GFP_KERNEL); 2858a4d6b620ef Mason Huo 2023-02-10 439 if (!priv->prio_save) 2858a4d6b620ef Mason Huo 2023-02-10 440 goto out_free_priority_reg; 2858a4d6b620ef Mason Huo 2023-02-10 441 6adfe8d2f5b353 Anup Patel 2019-02-12 442 nr_contexts = of_irq_count(node); 6adfe8d2f5b353 Anup Patel 2019-02-12 443 if (WARN_ON(!nr_contexts)) 2858a4d6b620ef Mason Huo 2023-02-10 444 goto out_free_priority_reg; 8237f8bc4f6eb7 Christoph Hellwig 2018-07-26 445 8237f8bc4f6eb7 Christoph Hellwig 2018-07-26 446 error = -ENOMEM; f1ad1133b18f2a Atish Patra 2020-03-02 447 priv->irqdomain = irq_domain_add_linear(node, nr_irqs + 1, f1ad1133b18f2a Atish Patra 2020-03-02 448 &plic_irqdomain_ops, priv); f1ad1133b18f2a Atish Patra 2020-03-02 449 if (WARN_ON(!priv->irqdomain)) 2858a4d6b620ef Mason Huo 2023-02-10 450 goto out_free_priority_reg; 8237f8bc4f6eb7 Christoph Hellwig 2018-07-26 451 6adfe8d2f5b353 Anup Patel 2019-02-12 452 for (i = 0; i < nr_contexts; i++) { 8237f8bc4f6eb7 Christoph Hellwig 2018-07-26 453 struct of_phandle_args parent; 8237f8bc4f6eb7 Christoph Hellwig 2018-07-26 454 irq_hw_number_t hwirq; ad635e723e1737 Sunil V L 2022-05-27 455 int cpu; ad635e723e1737 Sunil V L 2022-05-27 456 unsigned long hartid; 8237f8bc4f6eb7 Christoph Hellwig 2018-07-26 457 8237f8bc4f6eb7 Christoph Hellwig 2018-07-26 458 if (of_irq_parse_one(node, i, &parent)) { 8237f8bc4f6eb7 Christoph Hellwig 2018-07-26 459 pr_err("failed to parse parent for context %d.\n", i); 8237f8bc4f6eb7 Christoph Hellwig 2018-07-26 460 continue; 8237f8bc4f6eb7 Christoph Hellwig 2018-07-26 461 } 8237f8bc4f6eb7 Christoph Hellwig 2018-07-26 462 a4c3733d32a72f Christoph Hellwig 2019-10-28 463 /* a4c3733d32a72f Christoph Hellwig 2019-10-28 464 * Skip contexts other than external interrupts for our a4c3733d32a72f Christoph Hellwig 2019-10-28 465 * privilege level. a4c3733d32a72f Christoph Hellwig 2019-10-28 466 */ 098fdbc3531f06 Niklas Cassel 2022-03-02 467 if (parent.args[0] != RV_IRQ_EXT) { 098fdbc3531f06 Niklas Cassel 2022-03-02 468 /* Disable S-mode enable bits if running in M-mode. */ 098fdbc3531f06 Niklas Cassel 2022-03-02 469 if (IS_ENABLED(CONFIG_RISCV_M_MODE)) { 098fdbc3531f06 Niklas Cassel 2022-03-02 470 void __iomem *enable_base = priv->regs + 098fdbc3531f06 Niklas Cassel 2022-03-02 471 CONTEXT_ENABLE_BASE + 098fdbc3531f06 Niklas Cassel 2022-03-02 472 i * CONTEXT_ENABLE_SIZE; 098fdbc3531f06 Niklas Cassel 2022-03-02 473 098fdbc3531f06 Niklas Cassel 2022-03-02 474 for (hwirq = 1; hwirq <= nr_irqs; hwirq++) 098fdbc3531f06 Niklas Cassel 2022-03-02 475 __plic_toggle(enable_base, hwirq, 0); 098fdbc3531f06 Niklas Cassel 2022-03-02 476 } 8237f8bc4f6eb7 Christoph Hellwig 2018-07-26 477 continue; 098fdbc3531f06 Niklas Cassel 2022-03-02 478 } 8237f8bc4f6eb7 Christoph Hellwig 2018-07-26 479 ad635e723e1737 Sunil V L 2022-05-27 480 error = riscv_of_parent_hartid(parent.np, &hartid); ad635e723e1737 Sunil V L 2022-05-27 481 if (error < 0) { 8237f8bc4f6eb7 Christoph Hellwig 2018-07-26 482 pr_warn("failed to parse hart ID for context %d.\n", i); 8237f8bc4f6eb7 Christoph Hellwig 2018-07-26 483 continue; 8237f8bc4f6eb7 Christoph Hellwig 2018-07-26 484 } 8237f8bc4f6eb7 Christoph Hellwig 2018-07-26 485 f99fb607fb2bc0 Atish Patra 2018-10-02 486 cpu = riscv_hartid_to_cpuid(hartid); fc03acaeab358c Atish Patra 2019-02-12 487 if (cpu < 0) { fc03acaeab358c Atish Patra 2019-02-12 488 pr_warn("Invalid cpuid for context %d\n", i); fc03acaeab358c Atish Patra 2019-02-12 489 continue; fc03acaeab358c Atish Patra 2019-02-12 490 } fc03acaeab358c Atish Patra 2019-02-12 491 6b7ce8927b5a4d Anup Patel 2020-06-01 492 /* Find parent domain and register chained handler */ 6b7ce8927b5a4d Anup Patel 2020-06-01 493 if (!plic_parent_irq && irq_find_host(parent.np)) { 6b7ce8927b5a4d Anup Patel 2020-06-01 494 plic_parent_irq = irq_of_parse_and_map(node, i); 6b7ce8927b5a4d Anup Patel 2020-06-01 495 if (plic_parent_irq) 6b7ce8927b5a4d Anup Patel 2020-06-01 496 irq_set_chained_handler(plic_parent_irq, 6b7ce8927b5a4d Anup Patel 2020-06-01 497 plic_handle_irq); 6b7ce8927b5a4d Anup Patel 2020-06-01 498 } 6b7ce8927b5a4d Anup Patel 2020-06-01 499 9ce06497c2722a Christoph Hellwig 2019-09-03 500 /* 9ce06497c2722a Christoph Hellwig 2019-09-03 501 * When running in M-mode we need to ignore the S-mode handler. 9ce06497c2722a Christoph Hellwig 2019-09-03 502 * Here we assume it always comes later, but that might be a 9ce06497c2722a Christoph Hellwig 2019-09-03 503 * little fragile. 9ce06497c2722a Christoph Hellwig 2019-09-03 504 */ 8237f8bc4f6eb7 Christoph Hellwig 2018-07-26 505 handler = per_cpu_ptr(&plic_handlers, cpu); 3fecb5aac28888 Anup Patel 2019-02-12 506 if (handler->present) { 3fecb5aac28888 Anup Patel 2019-02-12 507 pr_warn("handler already present for context %d.\n", i); ccbe80bad571c2 Atish Patra 2020-03-02 508 plic_set_threshold(handler, PLIC_DISABLE_THRESHOLD); 9ce06497c2722a Christoph Hellwig 2019-09-03 509 goto done; 3fecb5aac28888 Anup Patel 2019-02-12 510 } 3fecb5aac28888 Anup Patel 2019-02-12 511 f1ad1133b18f2a Atish Patra 2020-03-02 512 cpumask_set_cpu(cpu, &priv->lmask); 8237f8bc4f6eb7 Christoph Hellwig 2018-07-26 513 handler->present = true; 0d3616bbd03cdf Niklas Cassel 2022-03-02 514 handler->hart_base = priv->regs + CONTEXT_BASE + 0d3616bbd03cdf Niklas Cassel 2022-03-02 515 i * CONTEXT_SIZE; 86c7cbf1e8d1d4 Anup Patel 2019-02-12 516 raw_spin_lock_init(&handler->enable_lock); 0d3616bbd03cdf Niklas Cassel 2022-03-02 517 handler->enable_base = priv->regs + CONTEXT_ENABLE_BASE + 0d3616bbd03cdf Niklas Cassel 2022-03-02 518 i * CONTEXT_ENABLE_SIZE; f1ad1133b18f2a Atish Patra 2020-03-02 519 handler->priv = priv; 2858a4d6b620ef Mason Huo 2023-02-10 520 2858a4d6b620ef Mason Huo 2023-02-10 @521 handler->enable_save = kcalloc(DIV_ROUND_UP(nr_irqs, 32), 2858a4d6b620ef Mason Huo 2023-02-10 522 32, GFP_KERNEL); Smatch is correct that this should be allocating sizeof(*handler->enable_save) which is 4 bytes instead of 32 bytes. I looked at the code, and this is a bits vs bytes bug. 2858a4d6b620ef Mason Huo 2023-02-10 523 if (!handler->enable_save) 2858a4d6b620ef Mason Huo 2023-02-10 524 goto out_free_enable_reg; 9ce06497c2722a Christoph Hellwig 2019-09-03 525 done: a1706a1c5062e0 Samuel Holland 2022-07-01 526 for (hwirq = 1; hwirq <= nr_irqs; hwirq++) { 86c7cbf1e8d1d4 Anup Patel 2019-02-12 527 plic_toggle(handler, hwirq, 0); a1706a1c5062e0 Samuel Holland 2022-07-01 528 writel(1, priv->regs + PRIORITY_BASE + a1706a1c5062e0 Samuel Holland 2022-07-01 529 hwirq * PRIORITY_PER_ID); a1706a1c5062e0 Samuel Holland 2022-07-01 530 } 6adfe8d2f5b353 Anup Patel 2019-02-12 531 nr_handlers++; 8237f8bc4f6eb7 Christoph Hellwig 2018-07-26 532 } 8237f8bc4f6eb7 Christoph Hellwig 2018-07-26 533 2234ae846ccb9e Anup Patel 2020-05-18 534 /* 2234ae846ccb9e Anup Patel 2020-05-18 535 * We can have multiple PLIC instances so setup cpuhp state only 2234ae846ccb9e Anup Patel 2020-05-18 536 * when context handler for current/boot CPU is present. 2234ae846ccb9e Anup Patel 2020-05-18 537 */ 2234ae846ccb9e Anup Patel 2020-05-18 538 handler = this_cpu_ptr(&plic_handlers); 2234ae846ccb9e Anup Patel 2020-05-18 539 if (handler->present && !plic_cpuhp_setup_done) { ccbe80bad571c2 Atish Patra 2020-03-02 540 cpuhp_setup_state(CPUHP_AP_IRQ_SIFIVE_PLIC_STARTING, ccbe80bad571c2 Atish Patra 2020-03-02 541 "irqchip/sifive/plic:starting", ccbe80bad571c2 Atish Patra 2020-03-02 542 plic_starting_cpu, plic_dying_cpu); 2234ae846ccb9e Anup Patel 2020-05-18 543 plic_cpuhp_setup_done = true; 2234ae846ccb9e Anup Patel 2020-05-18 544 } 2858a4d6b620ef Mason Huo 2023-02-10 545 register_syscore_ops(&plic_irq_syscore_ops); 2234ae846ccb9e Anup Patel 2020-05-18 546 0e375f51017bcc Anup Patel 2020-05-18 547 pr_info("%pOFP: mapped %d interrupts with %d handlers for" 0e375f51017bcc Anup Patel 2020-05-18 548 " %d contexts.\n", node, nr_irqs, nr_handlers, nr_contexts); 8237f8bc4f6eb7 Christoph Hellwig 2018-07-26 549 return 0; 8237f8bc4f6eb7 Christoph Hellwig 2018-07-26 550 2858a4d6b620ef Mason Huo 2023-02-10 551 out_free_enable_reg: 2858a4d6b620ef Mason Huo 2023-02-10 552 for_each_cpu(cpu, cpu_present_mask) { 2858a4d6b620ef Mason Huo 2023-02-10 553 handler = per_cpu_ptr(&plic_handlers, cpu); 2858a4d6b620ef Mason Huo 2023-02-10 554 kfree(handler->enable_save); 2858a4d6b620ef Mason Huo 2023-02-10 555 } 2858a4d6b620ef Mason Huo 2023-02-10 556 out_free_priority_reg: 2858a4d6b620ef Mason Huo 2023-02-10 557 kfree(priv->prio_save); 8237f8bc4f6eb7 Christoph Hellwig 2018-07-26 558 out_iounmap: f1ad1133b18f2a Atish Patra 2020-03-02 559 iounmap(priv->regs); f1ad1133b18f2a Atish Patra 2020-03-02 560 out_free_priv: f1ad1133b18f2a Atish Patra 2020-03-02 561 kfree(priv); 8237f8bc4f6eb7 Christoph Hellwig 2018-07-26 562 return error; 8237f8bc4f6eb7 Christoph Hellwig 2018-07-26 563 }
On 2023/2/14 15:54, Dan Carpenter wrote: > Hi Mason, > > https://git-scm.com/docs/git-format-patch#_base_tree_information] > > url: https://github.com/intel-lab-lkp/linux/commits/Mason-Huo/irqchip-irq-sifive-plic-Add-syscore-callbacks-for-hibernation/20230210-180324 > patch link: https://lore.kernel.org/r/20230210100122.80255-1-mason.huo%40starfivetech.com > patch subject: [PATCH v3] irqchip/irq-sifive-plic: Add syscore callbacks for hibernation > config: riscv-randconfig-m031-20230212 (https://download.01.org/0day-ci/archive/20230214/202302140709.CdkxgtPi-lkp@intel.com/config) > compiler: riscv32-linux-gcc (GCC) 12.1.0 > > If you fix the issue, kindly add following tag where applicable > | Reported-by: kernel test robot <lkp@intel.com> > | Reported-by: Dan Carpenter <error27@gmail.com> > | Link: https://lore.kernel.org/r/202302140709.CdkxgtPi-lkp@intel.com/ > > smatch warnings: > drivers/irqchip/irq-sifive-plic.c:521 __plic_init() warn: double check that we're allocating correct size: 4 vs 32 > > vim +521 drivers/irqchip/irq-sifive-plic.c > > dd46337ca69662 Lad Prabhakar 2022-06-30 409 static int __init __plic_init(struct device_node *node, > dd46337ca69662 Lad Prabhakar 2022-06-30 410 struct device_node *parent, > dd46337ca69662 Lad Prabhakar 2022-06-30 411 unsigned long plic_quirks) > 8237f8bc4f6eb7 Christoph Hellwig 2018-07-26 412 { > 6adfe8d2f5b353 Anup Patel 2019-02-12 413 int error = 0, nr_contexts, nr_handlers = 0, i; > 8237f8bc4f6eb7 Christoph Hellwig 2018-07-26 414 u32 nr_irqs; > f1ad1133b18f2a Atish Patra 2020-03-02 415 struct plic_priv *priv; > 2234ae846ccb9e Anup Patel 2020-05-18 416 struct plic_handler *handler; > 2858a4d6b620ef Mason Huo 2023-02-10 417 unsigned int cpu; > 8237f8bc4f6eb7 Christoph Hellwig 2018-07-26 418 > f1ad1133b18f2a Atish Patra 2020-03-02 419 priv = kzalloc(sizeof(*priv), GFP_KERNEL); > f1ad1133b18f2a Atish Patra 2020-03-02 420 if (!priv) > f1ad1133b18f2a Atish Patra 2020-03-02 421 return -ENOMEM; > 8237f8bc4f6eb7 Christoph Hellwig 2018-07-26 422 > dd46337ca69662 Lad Prabhakar 2022-06-30 423 priv->plic_quirks = plic_quirks; > dd46337ca69662 Lad Prabhakar 2022-06-30 424 > f1ad1133b18f2a Atish Patra 2020-03-02 425 priv->regs = of_iomap(node, 0); > f1ad1133b18f2a Atish Patra 2020-03-02 426 if (WARN_ON(!priv->regs)) { > f1ad1133b18f2a Atish Patra 2020-03-02 427 error = -EIO; > f1ad1133b18f2a Atish Patra 2020-03-02 428 goto out_free_priv; > f1ad1133b18f2a Atish Patra 2020-03-02 429 } > 8237f8bc4f6eb7 Christoph Hellwig 2018-07-26 430 > 8237f8bc4f6eb7 Christoph Hellwig 2018-07-26 431 error = -EINVAL; > 8237f8bc4f6eb7 Christoph Hellwig 2018-07-26 432 of_property_read_u32(node, "riscv,ndev", &nr_irqs); > 8237f8bc4f6eb7 Christoph Hellwig 2018-07-26 433 if (WARN_ON(!nr_irqs)) > 8237f8bc4f6eb7 Christoph Hellwig 2018-07-26 434 goto out_iounmap; > 8237f8bc4f6eb7 Christoph Hellwig 2018-07-26 435 > 2858a4d6b620ef Mason Huo 2023-02-10 436 priv->nr_irqs = nr_irqs; > 2858a4d6b620ef Mason Huo 2023-02-10 437 > 2858a4d6b620ef Mason Huo 2023-02-10 438 priv->prio_save = bitmap_alloc(nr_irqs, GFP_KERNEL); > 2858a4d6b620ef Mason Huo 2023-02-10 439 if (!priv->prio_save) > 2858a4d6b620ef Mason Huo 2023-02-10 440 goto out_free_priority_reg; > 2858a4d6b620ef Mason Huo 2023-02-10 441 > 6adfe8d2f5b353 Anup Patel 2019-02-12 442 nr_contexts = of_irq_count(node); > 6adfe8d2f5b353 Anup Patel 2019-02-12 443 if (WARN_ON(!nr_contexts)) > 2858a4d6b620ef Mason Huo 2023-02-10 444 goto out_free_priority_reg; > 8237f8bc4f6eb7 Christoph Hellwig 2018-07-26 445 > 8237f8bc4f6eb7 Christoph Hellwig 2018-07-26 446 error = -ENOMEM; > f1ad1133b18f2a Atish Patra 2020-03-02 447 priv->irqdomain = irq_domain_add_linear(node, nr_irqs + 1, > f1ad1133b18f2a Atish Patra 2020-03-02 448 &plic_irqdomain_ops, priv); > f1ad1133b18f2a Atish Patra 2020-03-02 449 if (WARN_ON(!priv->irqdomain)) > 2858a4d6b620ef Mason Huo 2023-02-10 450 goto out_free_priority_reg; > 8237f8bc4f6eb7 Christoph Hellwig 2018-07-26 451 > 6adfe8d2f5b353 Anup Patel 2019-02-12 452 for (i = 0; i < nr_contexts; i++) { > 8237f8bc4f6eb7 Christoph Hellwig 2018-07-26 453 struct of_phandle_args parent; > 8237f8bc4f6eb7 Christoph Hellwig 2018-07-26 454 irq_hw_number_t hwirq; > ad635e723e1737 Sunil V L 2022-05-27 455 int cpu; > ad635e723e1737 Sunil V L 2022-05-27 456 unsigned long hartid; > 8237f8bc4f6eb7 Christoph Hellwig 2018-07-26 457 > 8237f8bc4f6eb7 Christoph Hellwig 2018-07-26 458 if (of_irq_parse_one(node, i, &parent)) { > 8237f8bc4f6eb7 Christoph Hellwig 2018-07-26 459 pr_err("failed to parse parent for context %d.\n", i); > 8237f8bc4f6eb7 Christoph Hellwig 2018-07-26 460 continue; > 8237f8bc4f6eb7 Christoph Hellwig 2018-07-26 461 } > 8237f8bc4f6eb7 Christoph Hellwig 2018-07-26 462 > a4c3733d32a72f Christoph Hellwig 2019-10-28 463 /* > a4c3733d32a72f Christoph Hellwig 2019-10-28 464 * Skip contexts other than external interrupts for our > a4c3733d32a72f Christoph Hellwig 2019-10-28 465 * privilege level. > a4c3733d32a72f Christoph Hellwig 2019-10-28 466 */ > 098fdbc3531f06 Niklas Cassel 2022-03-02 467 if (parent.args[0] != RV_IRQ_EXT) { > 098fdbc3531f06 Niklas Cassel 2022-03-02 468 /* Disable S-mode enable bits if running in M-mode. */ > 098fdbc3531f06 Niklas Cassel 2022-03-02 469 if (IS_ENABLED(CONFIG_RISCV_M_MODE)) { > 098fdbc3531f06 Niklas Cassel 2022-03-02 470 void __iomem *enable_base = priv->regs + > 098fdbc3531f06 Niklas Cassel 2022-03-02 471 CONTEXT_ENABLE_BASE + > 098fdbc3531f06 Niklas Cassel 2022-03-02 472 i * CONTEXT_ENABLE_SIZE; > 098fdbc3531f06 Niklas Cassel 2022-03-02 473 > 098fdbc3531f06 Niklas Cassel 2022-03-02 474 for (hwirq = 1; hwirq <= nr_irqs; hwirq++) > 098fdbc3531f06 Niklas Cassel 2022-03-02 475 __plic_toggle(enable_base, hwirq, 0); > 098fdbc3531f06 Niklas Cassel 2022-03-02 476 } > 8237f8bc4f6eb7 Christoph Hellwig 2018-07-26 477 continue; > 098fdbc3531f06 Niklas Cassel 2022-03-02 478 } > 8237f8bc4f6eb7 Christoph Hellwig 2018-07-26 479 > ad635e723e1737 Sunil V L 2022-05-27 480 error = riscv_of_parent_hartid(parent.np, &hartid); > ad635e723e1737 Sunil V L 2022-05-27 481 if (error < 0) { > 8237f8bc4f6eb7 Christoph Hellwig 2018-07-26 482 pr_warn("failed to parse hart ID for context %d.\n", i); > 8237f8bc4f6eb7 Christoph Hellwig 2018-07-26 483 continue; > 8237f8bc4f6eb7 Christoph Hellwig 2018-07-26 484 } > 8237f8bc4f6eb7 Christoph Hellwig 2018-07-26 485 > f99fb607fb2bc0 Atish Patra 2018-10-02 486 cpu = riscv_hartid_to_cpuid(hartid); > fc03acaeab358c Atish Patra 2019-02-12 487 if (cpu < 0) { > fc03acaeab358c Atish Patra 2019-02-12 488 pr_warn("Invalid cpuid for context %d\n", i); > fc03acaeab358c Atish Patra 2019-02-12 489 continue; > fc03acaeab358c Atish Patra 2019-02-12 490 } > fc03acaeab358c Atish Patra 2019-02-12 491 > 6b7ce8927b5a4d Anup Patel 2020-06-01 492 /* Find parent domain and register chained handler */ > 6b7ce8927b5a4d Anup Patel 2020-06-01 493 if (!plic_parent_irq && irq_find_host(parent.np)) { > 6b7ce8927b5a4d Anup Patel 2020-06-01 494 plic_parent_irq = irq_of_parse_and_map(node, i); > 6b7ce8927b5a4d Anup Patel 2020-06-01 495 if (plic_parent_irq) > 6b7ce8927b5a4d Anup Patel 2020-06-01 496 irq_set_chained_handler(plic_parent_irq, > 6b7ce8927b5a4d Anup Patel 2020-06-01 497 plic_handle_irq); > 6b7ce8927b5a4d Anup Patel 2020-06-01 498 } > 6b7ce8927b5a4d Anup Patel 2020-06-01 499 > 9ce06497c2722a Christoph Hellwig 2019-09-03 500 /* > 9ce06497c2722a Christoph Hellwig 2019-09-03 501 * When running in M-mode we need to ignore the S-mode handler. > 9ce06497c2722a Christoph Hellwig 2019-09-03 502 * Here we assume it always comes later, but that might be a > 9ce06497c2722a Christoph Hellwig 2019-09-03 503 * little fragile. > 9ce06497c2722a Christoph Hellwig 2019-09-03 504 */ > 8237f8bc4f6eb7 Christoph Hellwig 2018-07-26 505 handler = per_cpu_ptr(&plic_handlers, cpu); > 3fecb5aac28888 Anup Patel 2019-02-12 506 if (handler->present) { > 3fecb5aac28888 Anup Patel 2019-02-12 507 pr_warn("handler already present for context %d.\n", i); > ccbe80bad571c2 Atish Patra 2020-03-02 508 plic_set_threshold(handler, PLIC_DISABLE_THRESHOLD); > 9ce06497c2722a Christoph Hellwig 2019-09-03 509 goto done; > 3fecb5aac28888 Anup Patel 2019-02-12 510 } > 3fecb5aac28888 Anup Patel 2019-02-12 511 > f1ad1133b18f2a Atish Patra 2020-03-02 512 cpumask_set_cpu(cpu, &priv->lmask); > 8237f8bc4f6eb7 Christoph Hellwig 2018-07-26 513 handler->present = true; > 0d3616bbd03cdf Niklas Cassel 2022-03-02 514 handler->hart_base = priv->regs + CONTEXT_BASE + > 0d3616bbd03cdf Niklas Cassel 2022-03-02 515 i * CONTEXT_SIZE; > 86c7cbf1e8d1d4 Anup Patel 2019-02-12 516 raw_spin_lock_init(&handler->enable_lock); > 0d3616bbd03cdf Niklas Cassel 2022-03-02 517 handler->enable_base = priv->regs + CONTEXT_ENABLE_BASE + > 0d3616bbd03cdf Niklas Cassel 2022-03-02 518 i * CONTEXT_ENABLE_SIZE; > f1ad1133b18f2a Atish Patra 2020-03-02 519 handler->priv = priv; > 2858a4d6b620ef Mason Huo 2023-02-10 520 > 2858a4d6b620ef Mason Huo 2023-02-10 @521 handler->enable_save = kcalloc(DIV_ROUND_UP(nr_irqs, 32), > 2858a4d6b620ef Mason Huo 2023-02-10 522 32, GFP_KERNEL); > > Smatch is correct that this should be allocating > sizeof(*handler->enable_save) which is 4 bytes instead of 32 bytes. > I looked at the code, and this is a bits vs bytes bug. > Hi Dan, Yes, and will fix it in next revision. Thanks Mason > 2858a4d6b620ef Mason Huo 2023-02-10 523 if (!handler->enable_save) > 2858a4d6b620ef Mason Huo 2023-02-10 524 goto out_free_enable_reg; > 9ce06497c2722a Christoph Hellwig 2019-09-03 525 done: > a1706a1c5062e0 Samuel Holland 2022-07-01 526 for (hwirq = 1; hwirq <= nr_irqs; hwirq++) { > 86c7cbf1e8d1d4 Anup Patel 2019-02-12 527 plic_toggle(handler, hwirq, 0); > a1706a1c5062e0 Samuel Holland 2022-07-01 528 writel(1, priv->regs + PRIORITY_BASE + > a1706a1c5062e0 Samuel Holland 2022-07-01 529 hwirq * PRIORITY_PER_ID); > a1706a1c5062e0 Samuel Holland 2022-07-01 530 } > 6adfe8d2f5b353 Anup Patel 2019-02-12 531 nr_handlers++; > 8237f8bc4f6eb7 Christoph Hellwig 2018-07-26 532 } > 8237f8bc4f6eb7 Christoph Hellwig 2018-07-26 533 > 2234ae846ccb9e Anup Patel 2020-05-18 534 /* > 2234ae846ccb9e Anup Patel 2020-05-18 535 * We can have multiple PLIC instances so setup cpuhp state only > 2234ae846ccb9e Anup Patel 2020-05-18 536 * when context handler for current/boot CPU is present. > 2234ae846ccb9e Anup Patel 2020-05-18 537 */ > 2234ae846ccb9e Anup Patel 2020-05-18 538 handler = this_cpu_ptr(&plic_handlers); > 2234ae846ccb9e Anup Patel 2020-05-18 539 if (handler->present && !plic_cpuhp_setup_done) { > ccbe80bad571c2 Atish Patra 2020-03-02 540 cpuhp_setup_state(CPUHP_AP_IRQ_SIFIVE_PLIC_STARTING, > ccbe80bad571c2 Atish Patra 2020-03-02 541 "irqchip/sifive/plic:starting", > ccbe80bad571c2 Atish Patra 2020-03-02 542 plic_starting_cpu, plic_dying_cpu); > 2234ae846ccb9e Anup Patel 2020-05-18 543 plic_cpuhp_setup_done = true; > 2234ae846ccb9e Anup Patel 2020-05-18 544 } > 2858a4d6b620ef Mason Huo 2023-02-10 545 register_syscore_ops(&plic_irq_syscore_ops); > 2234ae846ccb9e Anup Patel 2020-05-18 546 > 0e375f51017bcc Anup Patel 2020-05-18 547 pr_info("%pOFP: mapped %d interrupts with %d handlers for" > 0e375f51017bcc Anup Patel 2020-05-18 548 " %d contexts.\n", node, nr_irqs, nr_handlers, nr_contexts); > 8237f8bc4f6eb7 Christoph Hellwig 2018-07-26 549 return 0; > 8237f8bc4f6eb7 Christoph Hellwig 2018-07-26 550 > 2858a4d6b620ef Mason Huo 2023-02-10 551 out_free_enable_reg: > 2858a4d6b620ef Mason Huo 2023-02-10 552 for_each_cpu(cpu, cpu_present_mask) { > 2858a4d6b620ef Mason Huo 2023-02-10 553 handler = per_cpu_ptr(&plic_handlers, cpu); > 2858a4d6b620ef Mason Huo 2023-02-10 554 kfree(handler->enable_save); > 2858a4d6b620ef Mason Huo 2023-02-10 555 } > 2858a4d6b620ef Mason Huo 2023-02-10 556 out_free_priority_reg: > 2858a4d6b620ef Mason Huo 2023-02-10 557 kfree(priv->prio_save); > 8237f8bc4f6eb7 Christoph Hellwig 2018-07-26 558 out_iounmap: > f1ad1133b18f2a Atish Patra 2020-03-02 559 iounmap(priv->regs); > f1ad1133b18f2a Atish Patra 2020-03-02 560 out_free_priv: > f1ad1133b18f2a Atish Patra 2020-03-02 561 kfree(priv); > 8237f8bc4f6eb7 Christoph Hellwig 2018-07-26 562 return error; > 8237f8bc4f6eb7 Christoph Hellwig 2018-07-26 563 } >
Hi Marc, Do you have any comment on v3 patch that fixed the issues you commented in v2? Thanks Mason On 2023/2/10 18:01, Mason Huo wrote: > The priority and enable registers of plic will be reset > during hibernation power cycle in poweroff mode, > add the syscore callbacks to save/restore those registers. > > Signed-off-by: Mason Huo <mason.huo@starfivetech.com> > Reviewed-by: Ley Foon Tan <leyfoon.tan@starfivetech.com> > Reviewed-by: Sia Jee Heng <jeeheng.sia@starfivetech.com> > --- > drivers/irqchip/irq-sifive-plic.c | 93 ++++++++++++++++++++++++++++++- > 1 file changed, 91 insertions(+), 2 deletions(-) > > diff --git a/drivers/irqchip/irq-sifive-plic.c b/drivers/irqchip/irq-sifive-plic.c > index ff47bd0dec45..f9d314afecf1 100644 > --- a/drivers/irqchip/irq-sifive-plic.c > +++ b/drivers/irqchip/irq-sifive-plic.c > @@ -17,6 +17,7 @@ > #include <linux/of_irq.h> > #include <linux/platform_device.h> > #include <linux/spinlock.h> > +#include <linux/syscore_ops.h> > #include <asm/smp.h> > > /* > @@ -67,6 +68,8 @@ struct plic_priv { > struct irq_domain *irqdomain; > void __iomem *regs; > unsigned long plic_quirks; > + unsigned int nr_irqs; > + unsigned long *prio_save; > }; > > struct plic_handler { > @@ -78,6 +81,7 @@ struct plic_handler { > */ > raw_spinlock_t enable_lock; > void __iomem *enable_base; > + u32 *enable_save; > struct plic_priv *priv; > }; > static int plic_parent_irq __ro_after_init; > @@ -229,6 +233,71 @@ static int plic_irq_set_type(struct irq_data *d, unsigned int type) > return IRQ_SET_MASK_OK; > } > > +static int plic_irq_suspend(void) > +{ > + unsigned int i, cpu; > + u32 __iomem *reg; > + struct plic_priv *priv; > + > + priv = per_cpu_ptr(&plic_handlers, smp_processor_id())->priv; > + > + for (i = 0; i < priv->nr_irqs; i++) > + if (readl(priv->regs + PRIORITY_BASE + i * PRIORITY_PER_ID)) > + __set_bit(i, priv->prio_save); > + else > + __clear_bit(i, priv->prio_save); > + > + for_each_cpu(cpu, cpu_present_mask) { > + struct plic_handler *handler = per_cpu_ptr(&plic_handlers, cpu); > + > + if (!handler->present) > + continue; > + > + raw_spin_lock(&handler->enable_lock); > + for (i = 0; i < DIV_ROUND_UP(priv->nr_irqs, 32); i++) { > + reg = handler->enable_base + i * sizeof(u32); > + handler->enable_save[i] = readl(reg); > + } > + raw_spin_unlock(&handler->enable_lock); > + } > + > + return 0; > +} > + > +static void plic_irq_resume(void) > +{ > + unsigned int i, index, cpu; > + u32 __iomem *reg; > + struct plic_priv *priv; > + > + priv = per_cpu_ptr(&plic_handlers, smp_processor_id())->priv; > + > + for (i = 0; i < priv->nr_irqs; i++) { > + index = (i / BITS_PER_LONG); > + writel((priv->prio_save[index] & BIT(i % BITS_PER_LONG)) ? 1 : 0, > + priv->regs + PRIORITY_BASE + i * PRIORITY_PER_ID); > + } > + > + for_each_cpu(cpu, cpu_present_mask) { > + struct plic_handler *handler = per_cpu_ptr(&plic_handlers, cpu); > + > + if (!handler->present) > + continue; > + > + raw_spin_lock(&handler->enable_lock); > + for (i = 0; i < DIV_ROUND_UP(priv->nr_irqs, 32); i++) { > + reg = handler->enable_base + i * sizeof(u32); > + writel(handler->enable_save[i], reg); > + } > + raw_spin_unlock(&handler->enable_lock); > + } > +} > + > +static struct syscore_ops plic_irq_syscore_ops = { > + .suspend = plic_irq_suspend, > + .resume = plic_irq_resume, > +}; > + > static int plic_irqdomain_map(struct irq_domain *d, unsigned int irq, > irq_hw_number_t hwirq) > { > @@ -345,6 +414,7 @@ static int __init __plic_init(struct device_node *node, > u32 nr_irqs; > struct plic_priv *priv; > struct plic_handler *handler; > + unsigned int cpu; > > priv = kzalloc(sizeof(*priv), GFP_KERNEL); > if (!priv) > @@ -363,15 +433,21 @@ static int __init __plic_init(struct device_node *node, > if (WARN_ON(!nr_irqs)) > goto out_iounmap; > > + priv->nr_irqs = nr_irqs; > + > + priv->prio_save = bitmap_alloc(nr_irqs, GFP_KERNEL); > + if (!priv->prio_save) > + goto out_free_priority_reg; > + > nr_contexts = of_irq_count(node); > if (WARN_ON(!nr_contexts)) > - goto out_iounmap; > + goto out_free_priority_reg; > > error = -ENOMEM; > priv->irqdomain = irq_domain_add_linear(node, nr_irqs + 1, > &plic_irqdomain_ops, priv); > if (WARN_ON(!priv->irqdomain)) > - goto out_iounmap; > + goto out_free_priority_reg; > > for (i = 0; i < nr_contexts; i++) { > struct of_phandle_args parent; > @@ -441,6 +517,11 @@ static int __init __plic_init(struct device_node *node, > handler->enable_base = priv->regs + CONTEXT_ENABLE_BASE + > i * CONTEXT_ENABLE_SIZE; > handler->priv = priv; > + > + handler->enable_save = kcalloc(DIV_ROUND_UP(nr_irqs, 32), > + 32, GFP_KERNEL); > + if (!handler->enable_save) > + goto out_free_enable_reg; > done: > for (hwirq = 1; hwirq <= nr_irqs; hwirq++) { > plic_toggle(handler, hwirq, 0); > @@ -461,11 +542,19 @@ static int __init __plic_init(struct device_node *node, > plic_starting_cpu, plic_dying_cpu); > plic_cpuhp_setup_done = true; > } > + register_syscore_ops(&plic_irq_syscore_ops); > > pr_info("%pOFP: mapped %d interrupts with %d handlers for" > " %d contexts.\n", node, nr_irqs, nr_handlers, nr_contexts); > return 0; > > +out_free_enable_reg: > + for_each_cpu(cpu, cpu_present_mask) { > + handler = per_cpu_ptr(&plic_handlers, cpu); > + kfree(handler->enable_save); > + } > +out_free_priority_reg: > + kfree(priv->prio_save); > out_iounmap: > iounmap(priv->regs); > out_free_priv:
On Fri, 17 Feb 2023 00:12:37 +0000, Mason Huo <mason.huo@starfivetech.com> wrote: > > Hi Marc, > > Do you have any comment on v3 patch that fixed the issues you > commented in v2? I didn't look, and I'm done queuing patches for the next cycle anyway. You can post the next version once 6.3-rc1 is out. M.
diff --git a/drivers/irqchip/irq-sifive-plic.c b/drivers/irqchip/irq-sifive-plic.c index ff47bd0dec45..f9d314afecf1 100644 --- a/drivers/irqchip/irq-sifive-plic.c +++ b/drivers/irqchip/irq-sifive-plic.c @@ -17,6 +17,7 @@ #include <linux/of_irq.h> #include <linux/platform_device.h> #include <linux/spinlock.h> +#include <linux/syscore_ops.h> #include <asm/smp.h> /* @@ -67,6 +68,8 @@ struct plic_priv { struct irq_domain *irqdomain; void __iomem *regs; unsigned long plic_quirks; + unsigned int nr_irqs; + unsigned long *prio_save; }; struct plic_handler { @@ -78,6 +81,7 @@ struct plic_handler { */ raw_spinlock_t enable_lock; void __iomem *enable_base; + u32 *enable_save; struct plic_priv *priv; }; static int plic_parent_irq __ro_after_init; @@ -229,6 +233,71 @@ static int plic_irq_set_type(struct irq_data *d, unsigned int type) return IRQ_SET_MASK_OK; } +static int plic_irq_suspend(void) +{ + unsigned int i, cpu; + u32 __iomem *reg; + struct plic_priv *priv; + + priv = per_cpu_ptr(&plic_handlers, smp_processor_id())->priv; + + for (i = 0; i < priv->nr_irqs; i++) + if (readl(priv->regs + PRIORITY_BASE + i * PRIORITY_PER_ID)) + __set_bit(i, priv->prio_save); + else + __clear_bit(i, priv->prio_save); + + for_each_cpu(cpu, cpu_present_mask) { + struct plic_handler *handler = per_cpu_ptr(&plic_handlers, cpu); + + if (!handler->present) + continue; + + raw_spin_lock(&handler->enable_lock); + for (i = 0; i < DIV_ROUND_UP(priv->nr_irqs, 32); i++) { + reg = handler->enable_base + i * sizeof(u32); + handler->enable_save[i] = readl(reg); + } + raw_spin_unlock(&handler->enable_lock); + } + + return 0; +} + +static void plic_irq_resume(void) +{ + unsigned int i, index, cpu; + u32 __iomem *reg; + struct plic_priv *priv; + + priv = per_cpu_ptr(&plic_handlers, smp_processor_id())->priv; + + for (i = 0; i < priv->nr_irqs; i++) { + index = (i / BITS_PER_LONG); + writel((priv->prio_save[index] & BIT(i % BITS_PER_LONG)) ? 1 : 0, + priv->regs + PRIORITY_BASE + i * PRIORITY_PER_ID); + } + + for_each_cpu(cpu, cpu_present_mask) { + struct plic_handler *handler = per_cpu_ptr(&plic_handlers, cpu); + + if (!handler->present) + continue; + + raw_spin_lock(&handler->enable_lock); + for (i = 0; i < DIV_ROUND_UP(priv->nr_irqs, 32); i++) { + reg = handler->enable_base + i * sizeof(u32); + writel(handler->enable_save[i], reg); + } + raw_spin_unlock(&handler->enable_lock); + } +} + +static struct syscore_ops plic_irq_syscore_ops = { + .suspend = plic_irq_suspend, + .resume = plic_irq_resume, +}; + static int plic_irqdomain_map(struct irq_domain *d, unsigned int irq, irq_hw_number_t hwirq) { @@ -345,6 +414,7 @@ static int __init __plic_init(struct device_node *node, u32 nr_irqs; struct plic_priv *priv; struct plic_handler *handler; + unsigned int cpu; priv = kzalloc(sizeof(*priv), GFP_KERNEL); if (!priv) @@ -363,15 +433,21 @@ static int __init __plic_init(struct device_node *node, if (WARN_ON(!nr_irqs)) goto out_iounmap; + priv->nr_irqs = nr_irqs; + + priv->prio_save = bitmap_alloc(nr_irqs, GFP_KERNEL); + if (!priv->prio_save) + goto out_free_priority_reg; + nr_contexts = of_irq_count(node); if (WARN_ON(!nr_contexts)) - goto out_iounmap; + goto out_free_priority_reg; error = -ENOMEM; priv->irqdomain = irq_domain_add_linear(node, nr_irqs + 1, &plic_irqdomain_ops, priv); if (WARN_ON(!priv->irqdomain)) - goto out_iounmap; + goto out_free_priority_reg; for (i = 0; i < nr_contexts; i++) { struct of_phandle_args parent; @@ -441,6 +517,11 @@ static int __init __plic_init(struct device_node *node, handler->enable_base = priv->regs + CONTEXT_ENABLE_BASE + i * CONTEXT_ENABLE_SIZE; handler->priv = priv; + + handler->enable_save = kcalloc(DIV_ROUND_UP(nr_irqs, 32), + 32, GFP_KERNEL); + if (!handler->enable_save) + goto out_free_enable_reg; done: for (hwirq = 1; hwirq <= nr_irqs; hwirq++) { plic_toggle(handler, hwirq, 0); @@ -461,11 +542,19 @@ static int __init __plic_init(struct device_node *node, plic_starting_cpu, plic_dying_cpu); plic_cpuhp_setup_done = true; } + register_syscore_ops(&plic_irq_syscore_ops); pr_info("%pOFP: mapped %d interrupts with %d handlers for" " %d contexts.\n", node, nr_irqs, nr_handlers, nr_contexts); return 0; +out_free_enable_reg: + for_each_cpu(cpu, cpu_present_mask) { + handler = per_cpu_ptr(&plic_handlers, cpu); + kfree(handler->enable_save); + } +out_free_priority_reg: + kfree(priv->prio_save); out_iounmap: iounmap(priv->regs); out_free_priv: