Message ID | a7d3db75ba6f3bdd6185ff1574c9a71a14a95126.1690006695.git.research_trasio@irq.a4lg.com (mailing list archive) |
---|---|
State | Handled Elsewhere |
Headers | show |
Series | RISC-V: minor fixes to the QEMU workaround in ISA string parser | expand |
Context | Check | Description |
---|---|---|
conchuod/cover_letter | success | Series has a cover letter |
conchuod/tree_selection | success | Guessed tree name to be for-next at HEAD 471aba2e4760 |
conchuod/fixes_present | success | Fixes tag not required for -next series |
conchuod/maintainers_pattern | success | MAINTAINERS pattern errors before the patch: 4 and now 4 |
conchuod/verify_signedoff | success | Signed-off-by tag matches author and committer |
conchuod/kdoc | success | Errors and warnings before: 0 this patch: 0 |
conchuod/build_rv64_clang_allmodconfig | success | Errors and warnings before: 9 this patch: 9 |
conchuod/module_param | success | Was 0 now: 0 |
conchuod/build_rv64_gcc_allmodconfig | success | Errors and warnings before: 9 this patch: 9 |
conchuod/build_rv32_defconfig | success | Build OK |
conchuod/dtb_warn_rv64 | success | Errors and warnings before: 3 this patch: 3 |
conchuod/header_inline | success | No static functions without inline keyword in header files |
conchuod/checkpatch | success | total: 0 errors, 0 warnings, 0 checks, 15 lines checked |
conchuod/build_rv64_nommu_k210_defconfig | success | Build OK |
conchuod/verify_fixes | success | No Fixes tag |
conchuod/build_rv64_nommu_virt_defconfig | success | Build OK |
On Sat, Jul 22, 2023 at 06:22:38AM +0000, Tsukasa OI wrote: > From: Tsukasa OI <research_trasio@irq.a4lg.com> > > Extensions prefixed with "Su" won't corrupt the workaround in many > cases. The only exception is when the first multi-letter extension in the > ISA string begins with "Su" and is not prefixed with an underscore. > > For instance, following ISA string can confuse this QEMU workaround. > > * "rv64imacsuclic" (RV64I + M + A + C + "Suclic") > > However, this case is very unlikely because extensions prefixed by either > "Z", "Sm" or "Ss" will most likely precede first. > > For instance, the "Suclic" extension (draft as of now) will be placed after > related "Smclic" and "Ssclic" extensions. It's also highly likely that > other unprivileged extensions like "Zba" will precede. > > It's also possible to suppress the issue in the QEMU workaround with an > underscore. Following ISA string won't confuse the QEMU workaround. > > * "rv64imac_suclic" (RV64I + M + A + C + delimited "Suclic") > > This fix is to tell kernel developers the nature of this workaround > precisely. There are some "Su*" extensions to be ratified but don't worry > about this workaround too much. > > This commit comes with another minor editorial fix. Which is what? The new wording is fine by me though.. Reviewed-by: Conor Dooley <conor.dooley@microchip.com> Thanks, Conor. > Signed-off-by: Tsukasa OI <research_trasio@irq.a4lg.com> > --- > arch/riscv/kernel/cpufeature.c | 9 +++++---- > 1 file changed, 5 insertions(+), 4 deletions(-) > > diff --git a/arch/riscv/kernel/cpufeature.c b/arch/riscv/kernel/cpufeature.c > index 63277cdc1ea5..91f1ef3e762c 100644 > --- a/arch/riscv/kernel/cpufeature.c > +++ b/arch/riscv/kernel/cpufeature.c > @@ -170,10 +170,11 @@ void __init riscv_fill_hwcap(void) > case 's': > case 'S': > /* > - * Workaround for invalid single-letter 's' & 'u'(QEMU). > - * No need to set the bit in riscv_isa as 's' & 'u' are > - * not valid ISA extensions. It works until multi-letter > - * extension starting with "Su" appears. > + * Workaround for invalid single-letters 's' & 'u' (QEMU). > + * No need to set the bits in riscv_isa as 's' and 'u' are > + * not valid ISA extensions. It works unless the first multi-letter > + * extension in the ISA string begins with "Su" and not prefixed > + * with an underscore. > */ > if (ext[-1] != '_' && tolower(ext[1]) == 'u') { > ++isa; > -- > 2.40.0 > > > _______________________________________________ > linux-riscv mailing list > linux-riscv@lists.infradead.org > http://lists.infradead.org/mailman/listinfo/linux-riscv
On 2023/07/22 19:52, Conor Dooley wrote: > On Sat, Jul 22, 2023 at 06:22:38AM +0000, Tsukasa OI wrote: >> From: Tsukasa OI <research_trasio@irq.a4lg.com> >> >> Extensions prefixed with "Su" won't corrupt the workaround in many >> cases. The only exception is when the first multi-letter extension in the >> ISA string begins with "Su" and is not prefixed with an underscore. >> >> For instance, following ISA string can confuse this QEMU workaround. >> >> * "rv64imacsuclic" (RV64I + M + A + C + "Suclic") >> >> However, this case is very unlikely because extensions prefixed by either >> "Z", "Sm" or "Ss" will most likely precede first. >> >> For instance, the "Suclic" extension (draft as of now) will be placed after >> related "Smclic" and "Ssclic" extensions. It's also highly likely that >> other unprivileged extensions like "Zba" will precede. >> >> It's also possible to suppress the issue in the QEMU workaround with an >> underscore. Following ISA string won't confuse the QEMU workaround. >> >> * "rv64imac_suclic" (RV64I + M + A + C + delimited "Suclic") >> >> This fix is to tell kernel developers the nature of this workaround >> precisely. There are some "Su*" extensions to be ratified but don't worry >> about this workaround too much. >> > >> This commit comes with another minor editorial fix. > > Which is what? > > The new wording is fine by me though.. > Reviewed-by: Conor Dooley <conor.dooley@microchip.com> 1. Use of plurals ("letters" and "bits") 2. Second "'s' & 'u'" to "'s' and 'u'" 3. Spacing after the first "'s' & 'u'" (before "(QEMU).") It feels they are too minor to separate to another commit. At least I should replace the commit message to "other minor editorial fixes" and... should I clarify editorial fixes? Thanks, Tsukasa > > Thanks, > Conor. > >> Signed-off-by: Tsukasa OI <research_trasio@irq.a4lg.com> >> --- >> arch/riscv/kernel/cpufeature.c | 9 +++++---- >> 1 file changed, 5 insertions(+), 4 deletions(-) >> >> diff --git a/arch/riscv/kernel/cpufeature.c b/arch/riscv/kernel/cpufeature.c >> index 63277cdc1ea5..91f1ef3e762c 100644 >> --- a/arch/riscv/kernel/cpufeature.c >> +++ b/arch/riscv/kernel/cpufeature.c >> @@ -170,10 +170,11 @@ void __init riscv_fill_hwcap(void) >> case 's': >> case 'S': >> /* >> - * Workaround for invalid single-letter 's' & 'u'(QEMU). >> - * No need to set the bit in riscv_isa as 's' & 'u' are >> - * not valid ISA extensions. It works until multi-letter >> - * extension starting with "Su" appears. >> + * Workaround for invalid single-letters 's' & 'u' (QEMU). >> + * No need to set the bits in riscv_isa as 's' and 'u' are >> + * not valid ISA extensions. It works unless the first multi-letter >> + * extension in the ISA string begins with "Su" and not prefixed >> + * with an underscore. >> */ >> if (ext[-1] != '_' && tolower(ext[1]) == 'u') { >> ++isa; >> -- >> 2.40.0 >> >> >> _______________________________________________ >> linux-riscv mailing list >> linux-riscv@lists.infradead.org >> http://lists.infradead.org/mailman/listinfo/linux-riscv
On Sat, Jul 22, 2023 at 08:22:25PM +0900, Tsukasa OI wrote: > > > On 2023/07/22 19:52, Conor Dooley wrote: > > On Sat, Jul 22, 2023 at 06:22:38AM +0000, Tsukasa OI wrote: > >> From: Tsukasa OI <research_trasio@irq.a4lg.com> > >> > >> Extensions prefixed with "Su" won't corrupt the workaround in many > >> cases. The only exception is when the first multi-letter extension in the > >> ISA string begins with "Su" and is not prefixed with an underscore. > >> > >> For instance, following ISA string can confuse this QEMU workaround. > >> > >> * "rv64imacsuclic" (RV64I + M + A + C + "Suclic") > >> > >> However, this case is very unlikely because extensions prefixed by either > >> "Z", "Sm" or "Ss" will most likely precede first. > >> > >> For instance, the "Suclic" extension (draft as of now) will be placed after > >> related "Smclic" and "Ssclic" extensions. It's also highly likely that > >> other unprivileged extensions like "Zba" will precede. > >> > >> It's also possible to suppress the issue in the QEMU workaround with an > >> underscore. Following ISA string won't confuse the QEMU workaround. > >> > >> * "rv64imac_suclic" (RV64I + M + A + C + delimited "Suclic") > >> > >> This fix is to tell kernel developers the nature of this workaround > >> precisely. There are some "Su*" extensions to be ratified but don't worry > >> about this workaround too much. > >> > > > >> This commit comes with another minor editorial fix. > > > > Which is what? > > > > The new wording is fine by me though.. > > Reviewed-by: Conor Dooley <conor.dooley@microchip.com> > > 1. Use of plurals ("letters" and "bits") > 2. Second "'s' & 'u'" to "'s' and 'u'" > 3. Spacing after the first "'s' & 'u'" (before "(QEMU).") > > It feels they are too minor to separate to another commit. > At least I should replace the commit message to "other minor editorial > fixes" and... should I clarify editorial fixes? I dunno, I just wasn't sure what you meant. > >> + * Workaround for invalid single-letters 's' & 'u' (QEMU). > >> + * No need to set the bits in riscv_isa as 's' and 'u' are > >> + * not valid ISA extensions. It works unless the first multi-letter > >> + * extension in the ISA string begins with "Su" and not prefixed Re-reading I noticed this should be "is not prefixed". > >> + * with an underscore.
diff --git a/arch/riscv/kernel/cpufeature.c b/arch/riscv/kernel/cpufeature.c index 63277cdc1ea5..91f1ef3e762c 100644 --- a/arch/riscv/kernel/cpufeature.c +++ b/arch/riscv/kernel/cpufeature.c @@ -170,10 +170,11 @@ void __init riscv_fill_hwcap(void) case 's': case 'S': /* - * Workaround for invalid single-letter 's' & 'u'(QEMU). - * No need to set the bit in riscv_isa as 's' & 'u' are - * not valid ISA extensions. It works until multi-letter - * extension starting with "Su" appears. + * Workaround for invalid single-letters 's' & 'u' (QEMU). + * No need to set the bits in riscv_isa as 's' and 'u' are + * not valid ISA extensions. It works unless the first multi-letter + * extension in the ISA string begins with "Su" and not prefixed + * with an underscore. */ if (ext[-1] != '_' && tolower(ext[1]) == 'u') { ++isa;