Message ID | 6d97bdeb1c114026105e72c6ee6e1b024565bf95.1692816595.git.sanastasio@raptorengineering.com (mailing list archive) |
---|---|
State | Superseded |
Headers | show |
Series | ppc: Enable full Xen build | expand |
On 23.08.2023 22:07, Shawn Anastasio wrote: > --- /dev/null > +++ b/xen/arch/ppc/include/asm/atomic.h > @@ -0,0 +1,390 @@ > +/* SPDX-License-Identifier: GPL-2.0-or-later */ > +/* > + * PowerPC64 atomic operations > + * > + * Copyright (C) 2001 Paul Mackerras <paulus@au.ibm.com>, IBM > + * Copyright (C) 2001 Anton Blanchard <anton@au.ibm.com>, IBM > + * Copyright Raptor Engineering LLC > + * > + * This program is free software; you can redistribute it and/or > + * modify it under the terms of the GNU General Public License > + * as published by the Free Software Foundation; either version > + * 2 of the License, or (at your option) any later version. > + */ License text again despite the SPDX header? > +#ifndef _ASM_PPC64_ATOMIC_H_ > +#define _ASM_PPC64_ATOMIC_H_ > + > +#include <xen/atomic.h> > + > +#include <asm/memory.h> > +#include <asm/system.h> I can see that you need memory.h, but I can't spot a need for system.h. > +static inline int atomic_read(const atomic_t *v) > +{ > + return *(volatile int *)&v->counter; > +} > + > +static inline int _atomic_read(atomic_t v) > +{ > + return v.counter; > +} > + > +static inline void atomic_set(atomic_t *v, int i) > +{ > + v->counter = i; > +} > + > +static inline void _atomic_set(atomic_t *v, int i) > +{ > + v->counter = i; > +} > + > +void __bad_atomic_read(const volatile void *p, void *res); > +void __bad_atomic_size(void); > + > +#define build_atomic_read(name, insn, type) \ > + static inline type name(const volatile type *addr) \ > + { \ > + type ret; \ > + asm volatile ( insn "%U1%X1 %0,%1" : "=r" (ret) : "m<>" (*addr) ); \ > + return ret; \ > + } > + > +#define build_atomic_write(name, insn, type) \ > + static inline void name(volatile type *addr, type val) \ > + { \ > + asm volatile ( insn "%U0%X0 %1,%0" : "=m<>" (*addr) : "r" (val) ); \ > + } > + > +#define build_add_sized(name, ldinsn, stinsn, type) \ > + static inline void name(volatile type *addr, type val) \ > + { \ > + type t; \ > + asm volatile ( "1: " ldinsn " %0,0,%3\n" \ > + "add%I2 %0,%0,%2\n" \ > + stinsn " %0,0,%3 \n" \ > + "bne- 1b\n" \ > + : "=&r" (t), "+m" (*addr) \ > + : "r" (val), "r" (addr) \ > + : "cc" ); \ > + } > + > +build_atomic_read(read_u8_atomic, "lbz", uint8_t) > +build_atomic_read(read_u16_atomic, "lhz", uint16_t) > +build_atomic_read(read_u32_atomic, "lwz", uint32_t) > +build_atomic_read(read_u64_atomic, "ldz", uint64_t) > + > +build_atomic_write(write_u8_atomic, "stb", uint8_t) > +build_atomic_write(write_u16_atomic, "sth", uint16_t) > +build_atomic_write(write_u32_atomic, "stw", uint32_t) > +build_atomic_write(write_u64_atomic, "std", uint64_t) > + > +build_add_sized(add_u8_sized, "lbarx", "stbcx.",uint8_t) > +build_add_sized(add_u16_sized, "lharx", "sthcx.", uint16_t) > +build_add_sized(add_u32_sized, "lwarx", "stwcx.", uint32_t) > + > +#undef build_atomic_read > +#undef build_atomic_write > +#undef build_add_sized > + > +static always_inline void read_atomic_size(const volatile void *p, void *res, > + unsigned int size) > +{ > + ASSERT(IS_ALIGNED((vaddr_t) p, size)); Nit: Stray blank before p (several more below). > + switch ( size ) > + { > + case 1: > + *(uint8_t *)res = read_u8_atomic(p); > + break; > + case 2: > + *(uint16_t *)res = read_u16_atomic(p); > + break; > + case 4: > + *(uint32_t *)res = read_u32_atomic(p); > + break; > + case 8: > + *(uint64_t *)res = read_u64_atomic(p); > + break; > + default: > + __bad_atomic_read(p, res); > + break; > + } > +} > + > +static always_inline void write_atomic_size(volatile void *p, void *val, const void *val? (But then below also don't cast away constness.) > + unsigned int size) > +{ > + ASSERT(IS_ALIGNED((vaddr_t) p, size)); > + switch ( size ) > + { > + case 1: > + write_u8_atomic(p, *(uint8_t *)val); > + break; > + case 2: > + write_u16_atomic(p, *(uint16_t *)val); > + break; > + case 4: > + write_u32_atomic(p, *(uint32_t *)val); > + break; > + case 8: > + write_u64_atomic(p, *(uint64_t *)val); > + break; > + default: > + __bad_atomic_size(); > + break; > + } > +} > + > +#define read_atomic(p) \ > + ({ \ > + union { \ > + typeof(*(p)) val; \ > + char c[0]; \ Using [0] here is likely to set us up for compiler complaints ... > + } x_; \ > + read_atomic_size(p, x_.c, sizeof(*(p))); \ ... here. Can't this simply be c[sizeof(*(val))]? And do you need a union here in the first place, when read_atomic() takes void* as its 2nd parameter? > + x_.val; \ > + }) > + > +#define write_atomic(p, x) \ > + do \ > + { \ > + typeof(*(p)) x_ = (x); \ > + write_atomic_size(p, &x_, sizeof(*(p))); \ > + } while ( 0 ) > + > +#define add_sized(p, x) \ > + ({ \ > + typeof(*(p)) x_ = (x); \ > + switch ( sizeof(*(p)) ) \ > + { \ > + case 1: \ > + add_u8_sized((uint8_t *) (p), x_); \ > + break; \ > + case 2: \ > + add_u16_sized((uint16_t *) (p), x_); \ > + break; \ > + case 4: \ > + add_u32_sized((uint32_t *) (p), x_); \ > + break; \ > + default: \ > + __bad_atomic_size(); \ > + break; \ > + } \ > + }) Nit: Padding wants to align the backslashes. > +static inline void atomic_add(int a, atomic_t *v) > +{ > + int t; > + > + asm volatile ( "1: lwarx %0,0,%3\n" > + "add %0,%2,%0\n" > + "stwcx. %0,0,%3\n" > + "bne- 1b" > + : "=&r" (t), "+m" (v->counter) I notice you use "+m" here, but ... > + : "r" (a), "r" (&v->counter) > + : "cc" ); > +} > + > +static inline int atomic_add_return(int a, atomic_t *v) > +{ > + int t; > + > + asm volatile ( PPC_ATOMIC_ENTRY_BARRIER > + "1: lwarx %0,0,%2\n" > + "add %0,%1,%0\n" > + "stwcx. %0,0,%2\n" > + "bne- 1b" > + PPC_ATOMIC_EXIT_BARRIER > + : "=&r" (t) > + : "r" (a), "r" (&v->counter) > + : "cc", "memory" ); > + > + return t; > +} > + > +static inline void atomic_sub(int a, atomic_t *v) > +{ > + int t; > + > + asm volatile ( "1: lwarx %0,0,%3\n" > + "subf %0,%2,%0\n" > + "stwcx. %0,0,%3\n" > + "bne- 1b" > + : "=&r" (t), "=m" (v->counter) > + : "r" (a), "r" (&v->counter), "m" (v->counter) ... why not here (and again below)? > + : "cc" ); > +} > + > +static inline int atomic_sub_return(int a, atomic_t *v) > +{ > + int t; > + > + asm volatile ( PPC_ATOMIC_ENTRY_BARRIER > + "1: lwarx %0,0,%2\n" > + "subf %0,%1,%0\n" > + "stwcx. %0,0,%2\n" > + "bne- 1b" > + PPC_ATOMIC_EXIT_BARRIER > + : "=&r" (t) > + : "r" (a), "r" (&v->counter) > + : "cc", "memory" ); > + > + return t; > +} > + > +static inline void atomic_inc(atomic_t *v) > +{ > + int t; > + > + asm volatile ( "1: lwarx %0,0,%2\n" > + "addic %0,%0,1\n" > + "stwcx. %0,0,%2\n" > + "bne- 1b" > + : "=&r" (t), "=m" (v->counter) > + : "r" (&v->counter), "m" (v->counter) > + : "cc" ); > +} > + > +static inline int atomic_inc_return(atomic_t *v) > +{ > + int t; > + > + asm volatile ( PPC_ATOMIC_ENTRY_BARRIER > + "1: lwarx %0,0,%1\n" > + "addic %0,%0,1\n" > + "stwcx. %0,0,%1\n" > + "bne- 1b" > + PPC_ATOMIC_EXIT_BARRIER > + : "=&r" (t) > + : "r" (&v->counter) > + : "cc", "memory" ); > + > + return t; > +} > + > +static inline void atomic_dec(atomic_t *v) > +{ > + int t; > + > + asm volatile ( "1: lwarx %0,0,%2\n" > + "addic %0,%0,-1\n" > + "stwcx. %0,0,%2\n" > + "bne- 1b" > + : "=&r" (t), "=m" (v->counter) > + : "r" (&v->counter), "m" (v->counter) > + : "cc" ); > +} > + > +static inline int atomic_dec_return(atomic_t *v) > +{ > + int t; > + > + asm volatile ( PPC_ATOMIC_ENTRY_BARRIER > + "1: lwarx %0,0,%1\n" > + "addic %0,%0,-1\n" > + "stwcx. %0,0,%1\n" > + "bne- 1b" > + PPC_ATOMIC_EXIT_BARRIER > + : "=&r" (t) > + : "r" (&v->counter) > + : "cc", "memory" ); > + > + return t; > +} > + > +/* > + * Atomically test *v and decrement if it is greater than 0. > + * The function returns the old value of *v minus 1. > + */ > +static inline int atomic_dec_if_positive(atomic_t *v) > +{ > + int t; > + > + asm volatile( PPC_ATOMIC_ENTRY_BARRIER > + "1: lwarx %0,0,%1 # atomic_dec_if_positive\n" > + "addic. %0,%0,-1\n" > + "blt- 2f\n" > + "stwcx. %0,0,%1\n" > + "bne- 1b\n" > + PPC_ATOMIC_EXIT_BARRIER > + "2:" > + : "=&r" (t) > + : "r" (&v->counter) > + : "cc", "memory" ); > + > + return t; > +} > + > +static inline atomic_t atomic_compareandswap(atomic_t old, atomic_t new, > + atomic_t *v) > +{ > + atomic_t rc; > + rc.counter = __cmpxchg(&v->counter, old.counter, new.counter, sizeof(int)); > + return rc; > +} > + > +#define arch_cmpxchg(ptr, o, n) \ > + ({ \ > + __typeof__(*(ptr)) o_ = (o); \ > + __typeof__(*(ptr)) n_ = (n); \ > + (__typeof__(*(ptr))) __cmpxchg((ptr), (unsigned long) o_, \ > + (unsigned long) n_, sizeof(*(ptr))); \ > + }) Nit: Padding again. Jan
On 8/29/23 8:43 AM, Jan Beulich wrote: > On 23.08.2023 22:07, Shawn Anastasio wrote: >> --- /dev/null >> +++ b/xen/arch/ppc/include/asm/atomic.h >> @@ -0,0 +1,390 @@ >> +/* SPDX-License-Identifier: GPL-2.0-or-later */ >> +/* >> + * PowerPC64 atomic operations >> + * >> + * Copyright (C) 2001 Paul Mackerras <paulus@au.ibm.com>, IBM >> + * Copyright (C) 2001 Anton Blanchard <anton@au.ibm.com>, IBM >> + * Copyright Raptor Engineering LLC >> + * >> + * This program is free software; you can redistribute it and/or >> + * modify it under the terms of the GNU General Public License >> + * as published by the Free Software Foundation; either version >> + * 2 of the License, or (at your option) any later version. >> + */ > > License text again despite the SPDX header? > Will fix. >> +#ifndef _ASM_PPC64_ATOMIC_H_ >> +#define _ASM_PPC64_ATOMIC_H_ >> + >> +#include <xen/atomic.h> >> + >> +#include <asm/memory.h> >> +#include <asm/system.h> > > I can see that you need memory.h, but I can't spot a need for system.h. > Just confirmed, you're correct. I'll drop it. >> +static inline int atomic_read(const atomic_t *v) >> +{ >> + return *(volatile int *)&v->counter; >> +} >> + >> +static inline int _atomic_read(atomic_t v) >> +{ >> + return v.counter; >> +} >> + >> +static inline void atomic_set(atomic_t *v, int i) >> +{ >> + v->counter = i; >> +} >> + >> +static inline void _atomic_set(atomic_t *v, int i) >> +{ >> + v->counter = i; >> +} >> + >> +void __bad_atomic_read(const volatile void *p, void *res); >> +void __bad_atomic_size(void); >> + >> +#define build_atomic_read(name, insn, type) \ >> + static inline type name(const volatile type *addr) \ >> + { \ >> + type ret; \ >> + asm volatile ( insn "%U1%X1 %0,%1" : "=r" (ret) : "m<>" (*addr) ); \ >> + return ret; \ >> + } >> + >> +#define build_atomic_write(name, insn, type) \ >> + static inline void name(volatile type *addr, type val) \ >> + { \ >> + asm volatile ( insn "%U0%X0 %1,%0" : "=m<>" (*addr) : "r" (val) ); \ >> + } >> + >> +#define build_add_sized(name, ldinsn, stinsn, type) \ >> + static inline void name(volatile type *addr, type val) \ >> + { \ >> + type t; \ >> + asm volatile ( "1: " ldinsn " %0,0,%3\n" \ >> + "add%I2 %0,%0,%2\n" \ >> + stinsn " %0,0,%3 \n" \ >> + "bne- 1b\n" \ >> + : "=&r" (t), "+m" (*addr) \ >> + : "r" (val), "r" (addr) \ >> + : "cc" ); \ >> + } >> + >> +build_atomic_read(read_u8_atomic, "lbz", uint8_t) >> +build_atomic_read(read_u16_atomic, "lhz", uint16_t) >> +build_atomic_read(read_u32_atomic, "lwz", uint32_t) >> +build_atomic_read(read_u64_atomic, "ldz", uint64_t) >> + >> +build_atomic_write(write_u8_atomic, "stb", uint8_t) >> +build_atomic_write(write_u16_atomic, "sth", uint16_t) >> +build_atomic_write(write_u32_atomic, "stw", uint32_t) >> +build_atomic_write(write_u64_atomic, "std", uint64_t) >> + >> +build_add_sized(add_u8_sized, "lbarx", "stbcx.",uint8_t) >> +build_add_sized(add_u16_sized, "lharx", "sthcx.", uint16_t) >> +build_add_sized(add_u32_sized, "lwarx", "stwcx.", uint32_t) >> + >> +#undef build_atomic_read >> +#undef build_atomic_write >> +#undef build_add_sized >> + >> +static always_inline void read_atomic_size(const volatile void *p, void *res, >> + unsigned int size) >> +{ >> + ASSERT(IS_ALIGNED((vaddr_t) p, size)); > > Nit: Stray blank before p (several more below). > Will fix. >> + switch ( size ) >> + { >> + case 1: >> + *(uint8_t *)res = read_u8_atomic(p); >> + break; >> + case 2: >> + *(uint16_t *)res = read_u16_atomic(p); >> + break; >> + case 4: >> + *(uint32_t *)res = read_u32_atomic(p); >> + break; >> + case 8: >> + *(uint64_t *)res = read_u64_atomic(p); >> + break; >> + default: >> + __bad_atomic_read(p, res); >> + break; >> + } >> +} >> + >> +static always_inline void write_atomic_size(volatile void *p, void *val, > > const void *val? (But then below also don't cast away constness.) > Sure, that's reasonable. Will fix. >> + unsigned int size) >> +{ >> + ASSERT(IS_ALIGNED((vaddr_t) p, size)); >> + switch ( size ) >> + { >> + case 1: >> + write_u8_atomic(p, *(uint8_t *)val); >> + break; >> + case 2: >> + write_u16_atomic(p, *(uint16_t *)val); >> + break; >> + case 4: >> + write_u32_atomic(p, *(uint32_t *)val); >> + break; >> + case 8: >> + write_u64_atomic(p, *(uint64_t *)val); >> + break; >> + default: >> + __bad_atomic_size(); >> + break; >> + } >> +} >> + >> +#define read_atomic(p) \ >> + ({ \ >> + union { \ >> + typeof(*(p)) val; \ >> + char c[0]; \ > > Using [0] here is likely to set us up for compiler complaints ... > AIUI zero-length members are explicitly permitted as a GNU extension, but their usage here wasn't an explicit choice on my part as this macro was inherited from arm's atomic.h. See below. >> + } x_; \ >> + read_atomic_size(p, x_.c, sizeof(*(p))); \ > > ... here. Can't this simply be c[sizeof(*(val))]? And do you need > a union here in the first place, when read_atomic() takes void* as > its 2nd parameter? > Yes, I should have taken a closer look at this before importing it from arm. The type punning does seem entirely redundant given that read_atomic_size takes a void* -- I'm not sure why it was written this way to begin with. In any case, I'll do away with the unnecessary union. >> + x_.val; \ >> + }) >> + >> +#define write_atomic(p, x) \ >> + do \ >> + { \ >> + typeof(*(p)) x_ = (x); \ >> + write_atomic_size(p, &x_, sizeof(*(p))); \ >> + } while ( 0 ) >> + >> +#define add_sized(p, x) \ >> + ({ \ >> + typeof(*(p)) x_ = (x); \ >> + switch ( sizeof(*(p)) ) \ >> + { \ >> + case 1: \ >> + add_u8_sized((uint8_t *) (p), x_); \ >> + break; \ >> + case 2: \ >> + add_u16_sized((uint16_t *) (p), x_); \ >> + break; \ >> + case 4: \ >> + add_u32_sized((uint32_t *) (p), x_); \ >> + break; \ >> + default: \ >> + __bad_atomic_size(); \ >> + break; \ >> + } \ >> + }) > > Nit: Padding wants to align the backslashes. > Will fix. >> +static inline void atomic_add(int a, atomic_t *v) >> +{ >> + int t; >> + >> + asm volatile ( "1: lwarx %0,0,%3\n" >> + "add %0,%2,%0\n" >> + "stwcx. %0,0,%3\n" >> + "bne- 1b" >> + : "=&r" (t), "+m" (v->counter) > > I notice you use "+m" here, but ... > >> + : "r" (a), "r" (&v->counter) >> + : "cc" ); >> +} >> + >> +static inline int atomic_add_return(int a, atomic_t *v) >> +{ >> + int t; >> + >> + asm volatile ( PPC_ATOMIC_ENTRY_BARRIER >> + "1: lwarx %0,0,%2\n" >> + "add %0,%1,%0\n" >> + "stwcx. %0,0,%2\n" >> + "bne- 1b" >> + PPC_ATOMIC_EXIT_BARRIER >> + : "=&r" (t) >> + : "r" (a), "r" (&v->counter) >> + : "cc", "memory" ); >> + >> + return t; >> +} >> + >> +static inline void atomic_sub(int a, atomic_t *v) >> +{ >> + int t; >> + >> + asm volatile ( "1: lwarx %0,0,%3\n" >> + "subf %0,%2,%0\n" >> + "stwcx. %0,0,%3\n" >> + "bne- 1b" >> + : "=&r" (t), "=m" (v->counter) >> + : "r" (a), "r" (&v->counter), "m" (v->counter) > > ... why not here (and again below)? > This has to do with the origin of these functions. The functions taken from the original Xen ppc implementation seem to not use +m (as we've seen in a few other instances before from the same port). I'll go through and update all of these functions to use +m instead. >> + : "cc" ); >> +} >> + >> +static inline int atomic_sub_return(int a, atomic_t *v) >> +{ >> + int t; >> + >> + asm volatile ( PPC_ATOMIC_ENTRY_BARRIER >> + "1: lwarx %0,0,%2\n" >> + "subf %0,%1,%0\n" >> + "stwcx. %0,0,%2\n" >> + "bne- 1b" >> + PPC_ATOMIC_EXIT_BARRIER >> + : "=&r" (t) >> + : "r" (a), "r" (&v->counter) >> + : "cc", "memory" ); >> + >> + return t; >> +} >> + >> +static inline void atomic_inc(atomic_t *v) >> +{ >> + int t; >> + >> + asm volatile ( "1: lwarx %0,0,%2\n" >> + "addic %0,%0,1\n" >> + "stwcx. %0,0,%2\n" >> + "bne- 1b" >> + : "=&r" (t), "=m" (v->counter) >> + : "r" (&v->counter), "m" (v->counter) >> + : "cc" ); >> +} >> + >> +static inline int atomic_inc_return(atomic_t *v) >> +{ >> + int t; >> + >> + asm volatile ( PPC_ATOMIC_ENTRY_BARRIER >> + "1: lwarx %0,0,%1\n" >> + "addic %0,%0,1\n" >> + "stwcx. %0,0,%1\n" >> + "bne- 1b" >> + PPC_ATOMIC_EXIT_BARRIER >> + : "=&r" (t) >> + : "r" (&v->counter) >> + : "cc", "memory" ); >> + >> + return t; >> +} >> + >> +static inline void atomic_dec(atomic_t *v) >> +{ >> + int t; >> + >> + asm volatile ( "1: lwarx %0,0,%2\n" >> + "addic %0,%0,-1\n" >> + "stwcx. %0,0,%2\n" >> + "bne- 1b" >> + : "=&r" (t), "=m" (v->counter) >> + : "r" (&v->counter), "m" (v->counter) >> + : "cc" ); >> +} >> + >> +static inline int atomic_dec_return(atomic_t *v) >> +{ >> + int t; >> + >> + asm volatile ( PPC_ATOMIC_ENTRY_BARRIER >> + "1: lwarx %0,0,%1\n" >> + "addic %0,%0,-1\n" >> + "stwcx. %0,0,%1\n" >> + "bne- 1b" >> + PPC_ATOMIC_EXIT_BARRIER >> + : "=&r" (t) >> + : "r" (&v->counter) >> + : "cc", "memory" ); >> + >> + return t; >> +} >> + >> +/* >> + * Atomically test *v and decrement if it is greater than 0. >> + * The function returns the old value of *v minus 1. >> + */ >> +static inline int atomic_dec_if_positive(atomic_t *v) >> +{ >> + int t; >> + >> + asm volatile( PPC_ATOMIC_ENTRY_BARRIER >> + "1: lwarx %0,0,%1 # atomic_dec_if_positive\n" >> + "addic. %0,%0,-1\n" >> + "blt- 2f\n" >> + "stwcx. %0,0,%1\n" >> + "bne- 1b\n" >> + PPC_ATOMIC_EXIT_BARRIER >> + "2:" >> + : "=&r" (t) >> + : "r" (&v->counter) >> + : "cc", "memory" ); >> + >> + return t; >> +} >> + >> +static inline atomic_t atomic_compareandswap(atomic_t old, atomic_t new, >> + atomic_t *v) >> +{ >> + atomic_t rc; >> + rc.counter = __cmpxchg(&v->counter, old.counter, new.counter, sizeof(int)); >> + return rc; >> +} >> + >> +#define arch_cmpxchg(ptr, o, n) \ >> + ({ \ >> + __typeof__(*(ptr)) o_ = (o); \ >> + __typeof__(*(ptr)) n_ = (n); \ >> + (__typeof__(*(ptr))) __cmpxchg((ptr), (unsigned long) o_, \ >> + (unsigned long) n_, sizeof(*(ptr))); \ >> + }) > > Nit: Padding again. Will fix. > Jan Thanks, Shawn
On 8/31/23 12:47 PM, Shawn Anastasio wrote: > On 8/29/23 8:43 AM, Jan Beulich wrote: >> On 23.08.2023 22:07, Shawn Anastasio wrote: >>> +#define read_atomic(p) \ >>> + ({ \ >>> + union { \ >>> + typeof(*(p)) val; \ >>> + char c[0]; \ >> >> Using [0] here is likely to set us up for compiler complaints ... >> > > AIUI zero-length members are explicitly permitted as a GNU extension, > but their usage here wasn't an explicit choice on my part as this macro > was inherited from arm's atomic.h. See below. > >>> + } x_; \ >>> + read_atomic_size(p, x_.c, sizeof(*(p))); \ >> >> ... here. Can't this simply be c[sizeof(*(val))]? And do you need >> a union here in the first place, when read_atomic() takes void* as >> its 2nd parameter? >> > > Yes, I should have taken a closer look at this before importing it from > arm. The type punning does seem entirely redundant given that > read_atomic_size takes a void* -- I'm not sure why it was written this > way to begin with. > > In any case, I'll do away with the unnecessary union. Quick follow up -- I think I now understand why it was written this way. Callers are allowed to pass const pointers to read_atomic, but if the macro just declared a local variable using typeof(*(p)), the resulting variable would keep the const qualifier and thus be unpassable to read_atomic_size. It also appears that using standard C flexible array members inside of unions isn't permitted, but the GNU 0-length array construct is. Of course, declaring c's length as sizeof(*(p)) as you suggested works too. As for getting rid of the union entirely then, it still ensures that that the resulting variable has the correct alignment. We could alternatively add an __aligned(__alignof__(*(p))) or similar to a bare array declaration to achieve the same effect. I think for now, I'll just leave it as-is with the union but replace the 0-length array with an array of the correct size. Thanks, Shawn
diff --git a/xen/arch/ppc/include/asm/atomic.h b/xen/arch/ppc/include/asm/atomic.h new file mode 100644 index 0000000000..43febda7ab --- /dev/null +++ b/xen/arch/ppc/include/asm/atomic.h @@ -0,0 +1,390 @@ +/* SPDX-License-Identifier: GPL-2.0-or-later */ +/* + * PowerPC64 atomic operations + * + * Copyright (C) 2001 Paul Mackerras <paulus@au.ibm.com>, IBM + * Copyright (C) 2001 Anton Blanchard <anton@au.ibm.com>, IBM + * Copyright Raptor Engineering LLC + * + * This program is free software; you can redistribute it and/or + * modify it under the terms of the GNU General Public License + * as published by the Free Software Foundation; either version + * 2 of the License, or (at your option) any later version. + */ + +#ifndef _ASM_PPC64_ATOMIC_H_ +#define _ASM_PPC64_ATOMIC_H_ + +#include <xen/atomic.h> + +#include <asm/memory.h> +#include <asm/system.h> + +static inline int atomic_read(const atomic_t *v) +{ + return *(volatile int *)&v->counter; +} + +static inline int _atomic_read(atomic_t v) +{ + return v.counter; +} + +static inline void atomic_set(atomic_t *v, int i) +{ + v->counter = i; +} + +static inline void _atomic_set(atomic_t *v, int i) +{ + v->counter = i; +} + +void __bad_atomic_read(const volatile void *p, void *res); +void __bad_atomic_size(void); + +#define build_atomic_read(name, insn, type) \ + static inline type name(const volatile type *addr) \ + { \ + type ret; \ + asm volatile ( insn "%U1%X1 %0,%1" : "=r" (ret) : "m<>" (*addr) ); \ + return ret; \ + } + +#define build_atomic_write(name, insn, type) \ + static inline void name(volatile type *addr, type val) \ + { \ + asm volatile ( insn "%U0%X0 %1,%0" : "=m<>" (*addr) : "r" (val) ); \ + } + +#define build_add_sized(name, ldinsn, stinsn, type) \ + static inline void name(volatile type *addr, type val) \ + { \ + type t; \ + asm volatile ( "1: " ldinsn " %0,0,%3\n" \ + "add%I2 %0,%0,%2\n" \ + stinsn " %0,0,%3 \n" \ + "bne- 1b\n" \ + : "=&r" (t), "+m" (*addr) \ + : "r" (val), "r" (addr) \ + : "cc" ); \ + } + +build_atomic_read(read_u8_atomic, "lbz", uint8_t) +build_atomic_read(read_u16_atomic, "lhz", uint16_t) +build_atomic_read(read_u32_atomic, "lwz", uint32_t) +build_atomic_read(read_u64_atomic, "ldz", uint64_t) + +build_atomic_write(write_u8_atomic, "stb", uint8_t) +build_atomic_write(write_u16_atomic, "sth", uint16_t) +build_atomic_write(write_u32_atomic, "stw", uint32_t) +build_atomic_write(write_u64_atomic, "std", uint64_t) + +build_add_sized(add_u8_sized, "lbarx", "stbcx.",uint8_t) +build_add_sized(add_u16_sized, "lharx", "sthcx.", uint16_t) +build_add_sized(add_u32_sized, "lwarx", "stwcx.", uint32_t) + +#undef build_atomic_read +#undef build_atomic_write +#undef build_add_sized + +static always_inline void read_atomic_size(const volatile void *p, void *res, + unsigned int size) +{ + ASSERT(IS_ALIGNED((vaddr_t) p, size)); + switch ( size ) + { + case 1: + *(uint8_t *)res = read_u8_atomic(p); + break; + case 2: + *(uint16_t *)res = read_u16_atomic(p); + break; + case 4: + *(uint32_t *)res = read_u32_atomic(p); + break; + case 8: + *(uint64_t *)res = read_u64_atomic(p); + break; + default: + __bad_atomic_read(p, res); + break; + } +} + +static always_inline void write_atomic_size(volatile void *p, void *val, + unsigned int size) +{ + ASSERT(IS_ALIGNED((vaddr_t) p, size)); + switch ( size ) + { + case 1: + write_u8_atomic(p, *(uint8_t *)val); + break; + case 2: + write_u16_atomic(p, *(uint16_t *)val); + break; + case 4: + write_u32_atomic(p, *(uint32_t *)val); + break; + case 8: + write_u64_atomic(p, *(uint64_t *)val); + break; + default: + __bad_atomic_size(); + break; + } +} + +#define read_atomic(p) \ + ({ \ + union { \ + typeof(*(p)) val; \ + char c[0]; \ + } x_; \ + read_atomic_size(p, x_.c, sizeof(*(p))); \ + x_.val; \ + }) + +#define write_atomic(p, x) \ + do \ + { \ + typeof(*(p)) x_ = (x); \ + write_atomic_size(p, &x_, sizeof(*(p))); \ + } while ( 0 ) + +#define add_sized(p, x) \ + ({ \ + typeof(*(p)) x_ = (x); \ + switch ( sizeof(*(p)) ) \ + { \ + case 1: \ + add_u8_sized((uint8_t *) (p), x_); \ + break; \ + case 2: \ + add_u16_sized((uint16_t *) (p), x_); \ + break; \ + case 4: \ + add_u32_sized((uint32_t *) (p), x_); \ + break; \ + default: \ + __bad_atomic_size(); \ + break; \ + } \ + }) + +static inline void atomic_add(int a, atomic_t *v) +{ + int t; + + asm volatile ( "1: lwarx %0,0,%3\n" + "add %0,%2,%0\n" + "stwcx. %0,0,%3\n" + "bne- 1b" + : "=&r" (t), "+m" (v->counter) + : "r" (a), "r" (&v->counter) + : "cc" ); +} + +static inline int atomic_add_return(int a, atomic_t *v) +{ + int t; + + asm volatile ( PPC_ATOMIC_ENTRY_BARRIER + "1: lwarx %0,0,%2\n" + "add %0,%1,%0\n" + "stwcx. %0,0,%2\n" + "bne- 1b" + PPC_ATOMIC_EXIT_BARRIER + : "=&r" (t) + : "r" (a), "r" (&v->counter) + : "cc", "memory" ); + + return t; +} + +static inline void atomic_sub(int a, atomic_t *v) +{ + int t; + + asm volatile ( "1: lwarx %0,0,%3\n" + "subf %0,%2,%0\n" + "stwcx. %0,0,%3\n" + "bne- 1b" + : "=&r" (t), "=m" (v->counter) + : "r" (a), "r" (&v->counter), "m" (v->counter) + : "cc" ); +} + +static inline int atomic_sub_return(int a, atomic_t *v) +{ + int t; + + asm volatile ( PPC_ATOMIC_ENTRY_BARRIER + "1: lwarx %0,0,%2\n" + "subf %0,%1,%0\n" + "stwcx. %0,0,%2\n" + "bne- 1b" + PPC_ATOMIC_EXIT_BARRIER + : "=&r" (t) + : "r" (a), "r" (&v->counter) + : "cc", "memory" ); + + return t; +} + +static inline void atomic_inc(atomic_t *v) +{ + int t; + + asm volatile ( "1: lwarx %0,0,%2\n" + "addic %0,%0,1\n" + "stwcx. %0,0,%2\n" + "bne- 1b" + : "=&r" (t), "=m" (v->counter) + : "r" (&v->counter), "m" (v->counter) + : "cc" ); +} + +static inline int atomic_inc_return(atomic_t *v) +{ + int t; + + asm volatile ( PPC_ATOMIC_ENTRY_BARRIER + "1: lwarx %0,0,%1\n" + "addic %0,%0,1\n" + "stwcx. %0,0,%1\n" + "bne- 1b" + PPC_ATOMIC_EXIT_BARRIER + : "=&r" (t) + : "r" (&v->counter) + : "cc", "memory" ); + + return t; +} + +static inline void atomic_dec(atomic_t *v) +{ + int t; + + asm volatile ( "1: lwarx %0,0,%2\n" + "addic %0,%0,-1\n" + "stwcx. %0,0,%2\n" + "bne- 1b" + : "=&r" (t), "=m" (v->counter) + : "r" (&v->counter), "m" (v->counter) + : "cc" ); +} + +static inline int atomic_dec_return(atomic_t *v) +{ + int t; + + asm volatile ( PPC_ATOMIC_ENTRY_BARRIER + "1: lwarx %0,0,%1\n" + "addic %0,%0,-1\n" + "stwcx. %0,0,%1\n" + "bne- 1b" + PPC_ATOMIC_EXIT_BARRIER + : "=&r" (t) + : "r" (&v->counter) + : "cc", "memory" ); + + return t; +} + +/* + * Atomically test *v and decrement if it is greater than 0. + * The function returns the old value of *v minus 1. + */ +static inline int atomic_dec_if_positive(atomic_t *v) +{ + int t; + + asm volatile( PPC_ATOMIC_ENTRY_BARRIER + "1: lwarx %0,0,%1 # atomic_dec_if_positive\n" + "addic. %0,%0,-1\n" + "blt- 2f\n" + "stwcx. %0,0,%1\n" + "bne- 1b\n" + PPC_ATOMIC_EXIT_BARRIER + "2:" + : "=&r" (t) + : "r" (&v->counter) + : "cc", "memory" ); + + return t; +} + +static inline atomic_t atomic_compareandswap(atomic_t old, atomic_t new, + atomic_t *v) +{ + atomic_t rc; + rc.counter = __cmpxchg(&v->counter, old.counter, new.counter, sizeof(int)); + return rc; +} + +#define arch_cmpxchg(ptr, o, n) \ + ({ \ + __typeof__(*(ptr)) o_ = (o); \ + __typeof__(*(ptr)) n_ = (n); \ + (__typeof__(*(ptr))) __cmpxchg((ptr), (unsigned long) o_, \ + (unsigned long) n_, sizeof(*(ptr))); \ + }) + +static inline int atomic_cmpxchg(atomic_t *v, int old, int new) +{ + return arch_cmpxchg(&v->counter, old, new); +} + +#define ATOMIC_OP(op, insn, suffix, sign) \ + static inline void atomic_##op(int a, atomic_t *v) \ + { \ + int t; \ + asm volatile ( "1: lwarx %0,0,%3\n" \ + insn "%I2" suffix " %0,%0,%2\n" \ + "stwcx. %0,0,%3 \n" \ + "bne- 1b\n" \ + : "=&r" (t), "+m" (v->counter) \ + : "r" #sign (a), "r" (&v->counter) \ + : "cc" ); \ + } + +ATOMIC_OP(and, "and", ".", K) + +static inline int atomic_sub_and_test(int i, atomic_t *v) +{ + return atomic_sub_return(i, v) == 0; +} + +static inline int atomic_inc_and_test(atomic_t *v) +{ + return atomic_add_return(1, v) == 0; +} + +static inline int atomic_dec_and_test(atomic_t *v) +{ + return atomic_sub_return(1, v) == 0; +} + +static inline int atomic_add_negative(int i, atomic_t *v) +{ + return atomic_add_return(i, v) < 0; +} + +static inline int __atomic_add_unless(atomic_t *v, int a, int u) +{ + int c, old; + + c = atomic_read(v); + while (c != u && (old = atomic_cmpxchg(v, c, c + a)) != c) + c = old; + return c; +} + +static inline int atomic_add_unless(atomic_t *v, int a, int u) +{ + return __atomic_add_unless(v, a, u); +} + +#endif /* _ASM_PPC64_ATOMIC_H_ */ diff --git a/xen/arch/ppc/include/asm/memory.h b/xen/arch/ppc/include/asm/memory.h new file mode 100644 index 0000000000..7b12e01b1a --- /dev/null +++ b/xen/arch/ppc/include/asm/memory.h @@ -0,0 +1,34 @@ +/* + * This program is free software; you can redistribute it and/or modify + * it under the terms of the GNU General Public License as published by + * the Free Software Foundation; either version 2 of the License, or + * (at your option) any later version. + * + * This program is distributed in the hope that it will be useful, + * but WITHOUT ANY WARRANTY; without even the implied warranty of + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the + * GNU General Public License for more details. + * + * You should have received a copy of the GNU General Public License + * along with this program; if not, write to the Free Software + * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA. + * + * Copyright (C) IBM Corp. 2005 + * + * Authors: Jimi Xenidis <jimix@watson.ibm.com> + */ + +#ifndef _ASM_MEMORY_H_ +#define _ASM_MEMORY_H_ + +#include <xen/config.h> + +#ifdef CONFIG_SMP +#define PPC_ATOMIC_ENTRY_BARRIER "sync\n" +#define PPC_ATOMIC_EXIT_BARRIER "sync\n" +#else +#define PPC_ATOMIC_ENTRY_BARRIER +#define PPC_ATOMIC_EXIT_BARRIER +#endif + +#endif
Implement atomic.h for PPC, based off of the original Xen 3.2 implementation. Signed-off-by: Shawn Anastasio <sanastasio@raptorengineering.com> --- v2: - Fix style of asm block constraints to include required spaces - Fix macro local variable naming (use trailing underscore instead of leading) - Drop unnecessary parens in __atomic_add_unless xen/arch/ppc/include/asm/atomic.h | 390 ++++++++++++++++++++++++++++++ xen/arch/ppc/include/asm/memory.h | 34 +++ 2 files changed, 424 insertions(+) create mode 100644 xen/arch/ppc/include/asm/atomic.h create mode 100644 xen/arch/ppc/include/asm/memory.h -- 2.30.2