diff mbox series

[net-next,V4,04/11] net/mlx5: qos: Add ifc support for cross-esw scheduling

Message ID 20241203202924.228440-5-tariqt@nvidia.com (mailing list archive)
State Superseded
Delegated to: Netdev Maintainers
Headers show
Series net/mlx5: ConnectX-8 SW Steering + Rate management on traffic classes | expand

Checks

Context Check Description
netdev/series_format success Posting correctly formatted
netdev/tree_selection success Clearly marked for net-next
netdev/ynl success Generated files up to date; no warnings/errors; GEN HAS DIFF 2 files changed, 78 insertions(+);
netdev/fixes_present success Fixes tag not required for -next series
netdev/header_inline success No static functions without inline keyword in header files
netdev/build_32bit success Errors and warnings before: 3 this patch: 3
netdev/build_tools success Errors and warnings before: 0 (+0) this patch: 0 (+0)
netdev/cc_maintainers success CCed 5 of 5 maintainers
netdev/build_clang success Errors and warnings before: 3 this patch: 3
netdev/verify_signedoff success Signed-off-by tag matches author and committer
netdev/deprecated_api success None detected
netdev/check_selftest success No net selftest shell script
netdev/verify_fixes success No Fixes tag
netdev/build_allmodconfig_warn success Errors and warnings before: 307 this patch: 307
netdev/checkpatch success total: 0 errors, 0 warnings, 0 checks, 28 lines checked
netdev/build_clang_rust success No Rust files in patch. Skipping build
netdev/kdoc success Errors and warnings before: 0 this patch: 0
netdev/source_inline success Was 0 now: 0

Commit Message

Tariq Toukan Dec. 3, 2024, 8:29 p.m. UTC
From: Cosmin Ratiu <cratiu@nvidia.com>

This adds the capability bit and the vport element fields related to
cross-esw scheduling.

Signed-off-by: Cosmin Ratiu <cratiu@nvidia.com>
Signed-off-by: Tariq Toukan <tariqt@nvidia.com>
---
 include/linux/mlx5/mlx5_ifc.h | 11 ++++++++---
 1 file changed, 8 insertions(+), 3 deletions(-)

Comments

Tariq Toukan Dec. 4, 2024, 6:44 a.m. UTC | #1
This IFC patch is targeted to mlx5-next.
Sorry for the confusion.

On 03/12/2024 22:29, Tariq Toukan wrote:
> From: Cosmin Ratiu <cratiu@nvidia.com>
> 
> This adds the capability bit and the vport element fields related to
> cross-esw scheduling.
> 
> Signed-off-by: Cosmin Ratiu <cratiu@nvidia.com>
> Signed-off-by: Tariq Toukan <tariqt@nvidia.com>
> ---
>   include/linux/mlx5/mlx5_ifc.h | 11 ++++++++---
>   1 file changed, 8 insertions(+), 3 deletions(-)
> 
> diff --git a/include/linux/mlx5/mlx5_ifc.h b/include/linux/mlx5/mlx5_ifc.h
> index 8b202521b774..5451ff1d4356 100644
> --- a/include/linux/mlx5/mlx5_ifc.h
> +++ b/include/linux/mlx5/mlx5_ifc.h
> @@ -1095,7 +1095,9 @@ struct mlx5_ifc_qos_cap_bits {
>   	u8         log_esw_max_sched_depth[0x4];
>   	u8         reserved_at_10[0x10];
>   
> -	u8         reserved_at_20[0xb];
> +	u8         reserved_at_20[0x9];
> +	u8         esw_cross_esw_sched[0x1];
> +	u8         reserved_at_2a[0x1];
>   	u8         log_max_qos_nic_queue_group[0x5];
>   	u8         reserved_at_30[0x10];
>   
> @@ -4139,13 +4141,16 @@ struct mlx5_ifc_tsar_element_bits {
>   };
>   
>   struct mlx5_ifc_vport_element_bits {
> -	u8         reserved_at_0[0x10];
> +	u8         reserved_at_0[0x4];
> +	u8         eswitch_owner_vhca_id_valid[0x1];
> +	u8         eswitch_owner_vhca_id[0xb];
>   	u8         vport_number[0x10];
>   };
>   
>   struct mlx5_ifc_vport_tc_element_bits {
>   	u8         traffic_class[0x4];
> -	u8         reserved_at_4[0xc];
> +	u8         eswitch_owner_vhca_id_valid[0x1];
> +	u8         eswitch_owner_vhca_id[0xb];
>   	u8         vport_number[0x10];
>   };
>
diff mbox series

Patch

diff --git a/include/linux/mlx5/mlx5_ifc.h b/include/linux/mlx5/mlx5_ifc.h
index 8b202521b774..5451ff1d4356 100644
--- a/include/linux/mlx5/mlx5_ifc.h
+++ b/include/linux/mlx5/mlx5_ifc.h
@@ -1095,7 +1095,9 @@  struct mlx5_ifc_qos_cap_bits {
 	u8         log_esw_max_sched_depth[0x4];
 	u8         reserved_at_10[0x10];
 
-	u8         reserved_at_20[0xb];
+	u8         reserved_at_20[0x9];
+	u8         esw_cross_esw_sched[0x1];
+	u8         reserved_at_2a[0x1];
 	u8         log_max_qos_nic_queue_group[0x5];
 	u8         reserved_at_30[0x10];
 
@@ -4139,13 +4141,16 @@  struct mlx5_ifc_tsar_element_bits {
 };
 
 struct mlx5_ifc_vport_element_bits {
-	u8         reserved_at_0[0x10];
+	u8         reserved_at_0[0x4];
+	u8         eswitch_owner_vhca_id_valid[0x1];
+	u8         eswitch_owner_vhca_id[0xb];
 	u8         vport_number[0x10];
 };
 
 struct mlx5_ifc_vport_tc_element_bits {
 	u8         traffic_class[0x4];
-	u8         reserved_at_4[0xc];
+	u8         eswitch_owner_vhca_id_valid[0x1];
+	u8         eswitch_owner_vhca_id[0xb];
 	u8         vport_number[0x10];
 };