Message ID | cover.1740014950.git.nicolinc@nvidia.com (mailing list archive) |
---|---|
Headers | show
Return-Path: <linux-arm-kernel-bounces+linux-arm-kernel=archiver.kernel.org@lists.infradead.org> X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org Received: from bombadil.infradead.org (bombadil.infradead.org [198.137.202.133]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.lore.kernel.org (Postfix) with ESMTPS id 166F9C021AA for <linux-arm-kernel@archiver.kernel.org>; Thu, 20 Feb 2025 01:42:33 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; q=dns/txt; c=relaxed/relaxed; d=lists.infradead.org; s=bombadil.20210309; h=Sender:List-Subscribe:List-Help :List-Post:List-Archive:List-Unsubscribe:List-Id:Content-Type: Content-Transfer-Encoding:MIME-Version:Message-ID:Date:Subject:CC:To:From: Reply-To:Content-ID:Content-Description:Resent-Date:Resent-From:Resent-Sender :Resent-To:Resent-Cc:Resent-Message-ID:In-Reply-To:References:List-Owner; bh=bQstgESk+Qf+43/GmkvZDroq54ErnuRwTUlqr9D7GW0=; b=qfMJNtuxUnE5Kja6SxO91zgfCc 5XQpDdYpHVc5NuWm97Tx/Uund0JWFeq1T3xTi2VPrtUPZLTm0a9sAJR1UppvCmKwc2nTaYrKe4SaX r6OrFLGPDHUlfEiq4zsQRoY/6cZJOU1zZMTxeHHAUPjmLqDcfJqjaZgvLCoj9EtqJIososgRbNX+P lYHe2mxwLRv0chdSfz2vn8m8EQpMBXOUYnAwFYK4uQTL+eUDMfzmgBupLqOiUmlp4kCoaXTxnnUDa 5GMjUXPgc/CqAspK7yMBatkhuGQPE2k1hKIo1sOQlXIFfIP02YC+lXPysqLzpyLb2bK+tdHwwW241 E8If5tlA==; Received: from localhost ([::1] helo=bombadil.infradead.org) by bombadil.infradead.org with esmtp (Exim 4.98 #2 (Red Hat Linux)) id 1tkvZz-0000000GAoQ-0pTf; Thu, 20 Feb 2025 01:42:19 +0000 Received: from mail-mw2nam12on2062d.outbound.protection.outlook.com ([2a01:111:f403:200a::62d] helo=NAM12-MW2-obe.outbound.protection.outlook.com) by bombadil.infradead.org with esmtps (Exim 4.98 #2 (Red Hat Linux)) id 1tkvQk-0000000G8Fv-0SCo for linux-arm-kernel@lists.infradead.org; Thu, 20 Feb 2025 01:32:47 +0000 ARC-Seal: i=1; a=rsa-sha256; s=arcselector10001; d=microsoft.com; cv=none; b=srbVjzBQOhISl/doZqsvb82Txbc28e5qMqV4cSYSE29+/GbMtoIVjMtrHsTg7jBuJM+EbS4Xen2hYVqMiRizPAlEK1O1p+EUkaMs6M5Wyz0DDGGCdNLnQDo35m8+aTrtYrwOiRSVXuNRztWZkqhZOrfsuM2BLQaBMg6ksxE65NI7vCLLsIWyw1eppsClB1ecraz10aJWf4j9fOOPiaJsHKt83Qq1sPKgjptijX5juyQFa+GcNGiMFzugZZyhhKEeY5n8sq7I9b26GD7kKuARkr+qhvSMTzSmyzoEGO+k50kK1US1CyhhDY9KS/BdWI1AcutyYM+02Y14B7hg70oMgA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=microsoft.com; s=arcselector10001; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-AntiSpam-MessageData-ChunkCount:X-MS-Exchange-AntiSpam-MessageData-0:X-MS-Exchange-AntiSpam-MessageData-1; bh=bQstgESk+Qf+43/GmkvZDroq54ErnuRwTUlqr9D7GW0=; b=W4Cx2x3BBaDU93gw4+MQzdC0D6wFkLajOLRgrEUd/PmpBbRLR81nBAKAizUxrgalSDPktYnFgAAbBzkHSesDG823+aiwf0xWqlElE62JzMoH6CbqYfqT7gwSR1m6TilJ1IDfDApFMBM/HX5QoWznW7xjL5t/ymLs1/aB9IjDcUWHBpkdvVyQH7p1g/csWOljdHLwpvxxENvW28VqG3Lw8KIpEwsIwSBT5aLV+YusB2Tcvspl+r3VXeNUrLw6OLUtsCiXk6MrkCOzcU9Wd+pDPXmna/kYnoxEklpmLDxSCACLzgspDMU8VUuOmro8A5o+6iAZZt0qSiQUTbC8WoDLcQ== ARC-Authentication-Results: i=1; mx.microsoft.com 1; spf=pass (sender ip is 216.228.117.161) smtp.rcpttodomain=gmail.com smtp.mailfrom=nvidia.com; dmarc=pass (p=reject sp=reject pct=100) action=none header.from=nvidia.com; dkim=none (message not signed); arc=none (0) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=Nvidia.com; s=selector2; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck; bh=bQstgESk+Qf+43/GmkvZDroq54ErnuRwTUlqr9D7GW0=; b=C1Lpw3yQ7NqJGpZUTlBFsAJ1Y5Q6g+ZO27Wg/QHY2V7oal9lM3wg7pl/ZdyZ27VVLvKLRBWEK4DsGQKC8c0h/KvohokMNgoATlegc/Q9EfY2+anWTrSAgF41gMZneDwseKmiPWwaQFSTzUz+CTl8PkEaxZCEcayUUVxIPs+yk9Kt+oF8eLk+NwO6EbrgpvtgZUdjp/dU+i5KzFeJIxbNBFyOonlNz5RYcSOTqoON4M05S+LgwIn3SEW9+NfU2sZqrqdLrQzUiwA7QG5ZCLIm+/t3yj333BwfvutkSOWdsgcxWHSjVAW9aeiwjDZ7lkaeuuixvW5l5VHL2Kpi4uFtOQ== Received: from BN9P220CA0010.NAMP220.PROD.OUTLOOK.COM (2603:10b6:408:13e::15) by SA3PR12MB8812.namprd12.prod.outlook.com (2603:10b6:806:312::10) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.8466.14; Thu, 20 Feb 2025 01:32:36 +0000 Received: from BL6PEPF00022575.namprd02.prod.outlook.com (2603:10b6:408:13e:cafe::16) by BN9P220CA0010.outlook.office365.com (2603:10b6:408:13e::15) with Microsoft SMTP Server (version=TLS1_3, cipher=TLS_AES_256_GCM_SHA384) id 15.20.8466.15 via Frontend Transport; Thu, 20 Feb 2025 01:32:36 +0000 X-MS-Exchange-Authentication-Results: spf=pass (sender IP is 216.228.117.161) smtp.mailfrom=nvidia.com; dkim=none (message not signed) header.d=none;dmarc=pass action=none header.from=nvidia.com; Received-SPF: Pass (protection.outlook.com: domain of nvidia.com designates 216.228.117.161 as permitted sender) receiver=protection.outlook.com; client-ip=216.228.117.161; helo=mail.nvidia.com; pr=C Received: from mail.nvidia.com (216.228.117.161) by BL6PEPF00022575.mail.protection.outlook.com (10.167.249.43) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.8466.11 via Frontend Transport; Thu, 20 Feb 2025 01:32:36 +0000 Received: from rnnvmail201.nvidia.com (10.129.68.8) by mail.nvidia.com (10.129.200.67) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.2.1544.4; Wed, 19 Feb 2025 17:32:25 -0800 Received: from rnnvmail205.nvidia.com (10.129.68.10) by rnnvmail201.nvidia.com (10.129.68.8) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.2.1544.14; Wed, 19 Feb 2025 17:32:24 -0800 Received: from Asurada-Nvidia.nvidia.com (10.127.8.10) by mail.nvidia.com (10.129.68.10) with Microsoft SMTP Server id 15.2.1544.14 via Frontend Transport; Wed, 19 Feb 2025 17:32:23 -0800 From: Nicolin Chen <nicolinc@nvidia.com> To: <jgg@nvidia.com>, <kevin.tian@intel.com>, <tglx@linutronix.de>, <maz@kernel.org> CC: <joro@8bytes.org>, <will@kernel.org>, <robin.murphy@arm.com>, <shuah@kernel.org>, <iommu@lists.linux.dev>, <linux-kernel@vger.kernel.org>, <linux-arm-kernel@lists.infradead.org>, <linux-kselftest@vger.kernel.org>, <eric.auger@redhat.com>, <baolu.lu@linux.intel.com>, <yi.l.liu@intel.com>, <yury.norov@gmail.com>, <jacob.pan@linux.microsoft.com>, <patches@lists.linux.dev> Subject: [PATCH v2 0/7] iommu: Add MSI mapping support with nested SMMU (Part-1 core) Date: Wed, 19 Feb 2025 17:31:35 -0800 Message-ID: <cover.1740014950.git.nicolinc@nvidia.com> X-Mailer: git-send-email 2.43.0 MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Content-Type: text/plain X-NV-OnPremToCloud: AnonymousSubmission X-EOPAttributedMessage: 0 X-MS-PublicTrafficType: Email X-MS-TrafficTypeDiagnostic: BL6PEPF00022575:EE_|SA3PR12MB8812:EE_ X-MS-Office365-Filtering-Correlation-Id: 5d9b08ce-0948-497a-518b-08dd514e74ca X-MS-Exchange-SenderADCheck: 1 X-MS-Exchange-AntiSpam-Relay: 0 X-Microsoft-Antispam: BCL:0;ARA:13230040|1800799024|376014|7416014|36860700013|82310400026|13003099007; X-Microsoft-Antispam-Message-Info: MO9jGkesP7vCHzfPWknVoShxYsW1y2HmOdolBZv6nl9S4EBqgUbT+jGwOOFGR1D+gtZOrMm3Mh6v2TR2tHOZgahhk5MyPXxo2PV/fE5OnR59G8+3Me3CH4EBFy1rF7st9EJFGWVzL8dUa7NI+1yn/mhPHxKVnKZ5d/urHPqF14YSWhvGPwyXh4jqH/7bU57QzGVf9IZtKb9MhBI+PECYwhVfwY1b7yr1DjYXu2JOK5QVRP1yp4SpkGLX9cq0tbcOBkghOca2XPN1n4pM3b53VAeihvb88UTdn52y2Cfd3rwmULSVAO8wzNE1dm8awifs2RrIW9wuX0ad5iPcQmhFWHaelPyj6DaKn+ELlEdGeAH+wgyx9wRGaJk0LHhcpUY/mkAR4k/fbhQNKnme7rP9VRIFltjHKdvrNWxplrbSE/aX0vEjN8se6dhrjJdELCUB1vUpXUkVWGijJ2i8D4ZIvF2d8gIDgVlOSLFiuQ1ovIx3yGC8DxjeDRD6akhpizWaMRsXImC+Reb3UtQP/ctoG1iLxXazBtMSDjvrN+VKz7WdzoTQCHq1uKp05opJCQKuv0yl3qY4cpnIi6AGqOdus5PxpmWYCOeizhdu3Si675LMdJqkhfSosICWvDBeoKQ9MlPzf+tB6zyTkHa9ot393HjXpqQqJbtDZF2Y49vBw3F8eDnXu3gIEaM05gtf7Y2hm47x3ZFfdUoQsgmyUujVF4IhPc0iYsF8m+3aW5jYfODuChIyPx1CNQargKpWgimAkFPIAYK+lqCZQBLwuRVUZWzpeh7FsSSnuEKdVQImzHzbKMFEZGzaDY5DYCNtockKigPl9SeBEHMUD8oYJmDgo0CAOX7oWJ6pWaWzJ1QbED3oLJhj4HavhvHcjw3Jal0IGf3OnTI1ccHJjsuSoh41VLSPEan7tXIRz3qnNyxLe16KC9mJx0FFm+quyY4rorZmngj8hosI8IBkDg4Si5KFZ1EQZvpm5cyT1rFQaEe+/f9vYxBb/s2a6Qw0AXqBXrmVvGwbROI9SodgdpxgmRw/pqR4/0piczT7wlg8ZCu1yyHB/JchJombiXreTNaDHI6aBixCfZy/i79Zrnm4U/9tlU11mArarSODCWjorrLH+JrkyURBV9JzLz9a7nPj1uq00BkpcYFdUiK5Kkz3P4CCaRm91mPdmBXNPT/t193G/OHaP/cUiQOBtZkEcBBBgZ2YWVefla+rzLdPM3Rt2uPygypKBPhgN8LU8ZRvlVU/uvp7J0KLu7R0TcZoJItN9Gf75j+ZbcaCaDeoYnaa32MdXhTilB45hejF6+XllW+r3/miuKobWIDMJLZng+4zFaERFTkbAD3N466SKnLFe2FKusSOAYfOd1u4fjLidCr4o28sz0X9SqYatwrmCHPDqX0MLUX6VlsAXTeku/5C63HYPORz8PgMCyz6EiGIZqoE8+gKF6dJT4GM7/JmBChC9N7Sc/TaMw3bBGZHZ6sxX61sH0x5txrjg70w7HWozYjm5wI= X-Forefront-Antispam-Report: CIP:216.228.117.161;CTRY:US;LANG:en;SCL:1;SRV:;IPV:NLI;SFV:NSPM;H:mail.nvidia.com;PTR:dc6edge2.nvidia.com;CAT:NONE;SFS:(13230040)(1800799024)(376014)(7416014)(36860700013)(82310400026)(13003099007);DIR:OUT;SFP:1101; X-OriginatorOrg: Nvidia.com X-MS-Exchange-CrossTenant-OriginalArrivalTime: 20 Feb 2025 01:32:36.3162 (UTC) X-MS-Exchange-CrossTenant-Network-Message-Id: 5d9b08ce-0948-497a-518b-08dd514e74ca X-MS-Exchange-CrossTenant-Id: 43083d15-7273-40c1-b7db-39efd9ccc17a X-MS-Exchange-CrossTenant-OriginalAttributedTenantConnectingIp: TenantId=43083d15-7273-40c1-b7db-39efd9ccc17a;Ip=[216.228.117.161];Helo=[mail.nvidia.com] X-MS-Exchange-CrossTenant-AuthSource: BL6PEPF00022575.namprd02.prod.outlook.com X-MS-Exchange-CrossTenant-AuthAs: Anonymous X-MS-Exchange-CrossTenant-FromEntityHeader: HybridOnPrem X-MS-Exchange-Transport-CrossTenantHeadersStamped: SA3PR12MB8812 X-CRM114-Version: 20100106-BlameMichelson ( TRE 0.8.0 (BSD) ) MR-646709E3 X-CRM114-CacheID: sfid-20250219_173246_421229_60EABBB9 X-CRM114-Status: GOOD ( 23.51 ) X-BeenThere: linux-arm-kernel@lists.infradead.org X-Mailman-Version: 2.1.34 Precedence: list List-Id: <linux-arm-kernel.lists.infradead.org> List-Unsubscribe: <http://lists.infradead.org/mailman/options/linux-arm-kernel>, <mailto:linux-arm-kernel-request@lists.infradead.org?subject=unsubscribe> List-Archive: <http://lists.infradead.org/pipermail/linux-arm-kernel/> List-Post: <mailto:linux-arm-kernel@lists.infradead.org> List-Help: <mailto:linux-arm-kernel-request@lists.infradead.org?subject=help> List-Subscribe: <http://lists.infradead.org/mailman/listinfo/linux-arm-kernel>, <mailto:linux-arm-kernel-request@lists.infradead.org?subject=subscribe> Sender: "linux-arm-kernel" <linux-arm-kernel-bounces@lists.infradead.org> Errors-To: linux-arm-kernel-bounces+linux-arm-kernel=archiver.kernel.org@lists.infradead.org |
Series |
iommu: Add MSI mapping support with nested SMMU (Part-1 core)
|
expand
|
On Wed, Feb 19, 2025 at 05:31:35PM -0800, Nicolin Chen wrote: > > Jason Gunthorpe (5): > genirq/msi: Store the IOMMU IOVA directly in msi_desc instead of > iommu_cookie > genirq/msi: Refactor iommu_dma_compose_msi_msg() > iommu: Make iommu_dma_prepare_msi() into a generic operation > irqchip: Have CONFIG_IRQ_MSI_IOMMU be selected by irqchips that need > it > iommufd: Implement sw_msi support natively > > Nicolin Chen (2): > iommu: Turn fault_data to iommufd private pointer I dropped this patch: > iommu: Turn iova_cookie to dma-iommu private pointer And fixed up the two compilation issues found by building on my x86 config, plus Thomas's language update. It is headed toward linux-next, give it till monday for a PR to Joerg just incase there are more randconfig issues. Thanks, Jason