Message ID | 1391759007-25305-1-git-send-email-iivanov@mm-sol.com (mailing list archive) |
---|---|
State | Changes Requested |
Headers | show |
On Fri, Feb 07, 2014 at 09:43:27AM +0200, Ivan T. Ivanov wrote: > From: "Ivan T. Ivanov" <iivanov@mm-sol.com> > > The Qualcomm Universal Peripheral (QUP) core is an > AHB slave that provides a common data path (an output > FIFO and an input FIFO) for serial peripheral interface > (SPI) mini-core. Please fix the formatting of this document so the lines are less than 80 columns, it's hard to read as is. Otherwise this is fine.
On Fri, 2014-02-07 at 12:27 +0000, Mark Brown wrote: > On Fri, Feb 07, 2014 at 09:43:27AM +0200, Ivan T. Ivanov wrote: > > From: "Ivan T. Ivanov" <iivanov@mm-sol.com> > > > > The Qualcomm Universal Peripheral (QUP) core is an > > AHB slave that provides a common data path (an output > > FIFO and an input FIFO) for serial peripheral interface > > (SPI) mini-core. > > Please fix the formatting of this document so the lines are less than 80 > columns, it's hard to read as is. Otherwise this is fine. File is looking fine in editor with smart tab support Regards, Ivan -- To unsubscribe from this list: send the line "unsubscribe linux-spi" in the body of a message to majordomo@vger.kernel.org More majordomo info at http://vger.kernel.org/majordomo-info.html
On Fri, Feb 07, 2014 at 03:00:43PM +0200, Ivan T. Ivanov wrote: > On Fri, 2014-02-07 at 12:27 +0000, Mark Brown wrote: > > Please fix the formatting of this document so the lines are less than 80 > > columns, it's hard to read as is. Otherwise this is fine. > File is looking fine in editor with smart tab support I don't know what "smart tab support" is intended to be in this context but whatever it is it's not working well in the e-mail you sent, bear in mind that you're looking for a readable patch.
On Fri, 2014-02-07 at 13:13 +0000, Mark Brown wrote: > On Fri, Feb 07, 2014 at 03:00:43PM +0200, Ivan T. Ivanov wrote: > > On Fri, 2014-02-07 at 12:27 +0000, Mark Brown wrote: > > > > Please fix the formatting of this document so the lines are less than 80 > > > columns, it's hard to read as is. Otherwise this is fine. > > > File is looking fine in editor with smart tab support > > I don't know what "smart tab support" is intended to be in this context > but whatever it is it's not working well in the e-mail you sent, bear in > mind that you're looking for a readable patch. Right. will fix it. Regards, Ivan -- To unsubscribe from this list: send the line "unsubscribe linux-spi" in the body of a message to majordomo@vger.kernel.org More majordomo info at http://vger.kernel.org/majordomo-info.html
diff --git a/Documentation/devicetree/bindings/spi/qcom,spi-qup.txt b/Documentation/devicetree/bindings/spi/qcom,spi-qup.txt new file mode 100644 index 0000000..74565f1 --- /dev/null +++ b/Documentation/devicetree/bindings/spi/qcom,spi-qup.txt @@ -0,0 +1,86 @@ +Qualcomm Universal Peripheral (QUP) Serial Peripheral Interface (SPI) + +The QUP core is an AHB slave that provides a common data path (an output FIFO +and an input FIFO) for serial peripheral interface (SPI) mini-core. + +SPI in master mode support up to 50MHz, up to four chip selects, and a +programmable data path from 4 bits to 32 bits; supports numerous protocol +variants. + +Required properties: +- compatible: Should contain "qcom,spi-qup-v2". +- reg: Should contain base register location and length +- interrupts: Interrupt number used by this controller + +- clocks: Should contain the core clock and the AHB clock. +- clock-names: Should be "core" for the core clock and "iface" for the + AHB clock. + +- #address-cells: Number of cells required to define a chip select + address on the SPI bus. Should be set to 1. +- #size-cells: Should be zero. + +Optional properties: +- spi-max-frequency: Specifies maximum SPI clock frequency, Units - Hz. Definition + as per Documentation/devicetree/bindings/spi/spi-bus.txt + +SPI slave nodes must be children of the SPI master node and can +contain properties described in Documentation/devicetree/bindings/spi/spi-bus.txt + +Example: + + spi_8: spi@f9964000 { /* BLSP2 QUP2 */ + + compatible = "qcom,spi-qup-v2"; + #address-cells = <1>; + #size-cells = <0>; + reg = <0xf9964000 0x1000>; + interrupts = <0 102 0>; + spi-max-frequency = <19200000>; + + clocks = <&gcc GCC_BLSP2_QUP2_SPI_APPS_CLK>, <&gcc GCC_BLSP2_AHB_CLK>; + clock-names = "core", "iface"; + + pinctrl-names = "default"; + pinctrl-0 = <&spi8_default>; + + device@0 { + compatible = "arm,pl022-dummy"; + #address-cells = <1>; + #size-cells = <1>; + reg = <0>; /* Chip select 0 */ + spi-max-frequency = <19200000>; + spi-cpol; + }; + + device@1 { + compatible = "arm,pl022-dummy"; + #address-cells = <1>; + #size-cells = <1>; + reg = <1>; /* Chip select 1 */ + spi-max-frequency = <9600000>; + spi-cpha; + }; + + device@2 { + compatible = "arm,pl022-dummy"; + #address-cells = <1>; + #size-cells = <1>; + reg = <2>; /* Chip select 2 */ + spi-max-frequency = <19200000>; + spi-cpol; + spi-cpha; + }; + + device@3 { + compatible = "arm,pl022-dummy"; + #address-cells = <1>; + #size-cells = <1>; + reg = <3>; /* Chip select 3 */ + spi-max-frequency = <19200000>; + spi-cpol; + spi-cpha; + spi-cs-high; + }; + }; +