From patchwork Fri Oct 17 18:41:13 2014 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Todd Previte X-Patchwork-Id: 5098671 Return-Path: X-Original-To: patchwork-intel-gfx@patchwork.kernel.org Delivered-To: patchwork-parsemail@patchwork1.web.kernel.org Received: from mail.kernel.org (mail.kernel.org [198.145.19.201]) by patchwork1.web.kernel.org (Postfix) with ESMTP id 5BC1D9F38C for ; Fri, 17 Oct 2014 18:41:51 +0000 (UTC) Received: from mail.kernel.org (localhost [127.0.0.1]) by mail.kernel.org (Postfix) with ESMTP id A4D12201ED for ; Fri, 17 Oct 2014 18:41:46 +0000 (UTC) Received: from gabe.freedesktop.org (gabe.freedesktop.org [131.252.210.177]) by mail.kernel.org (Postfix) with ESMTP id B26A6201C8 for ; Fri, 17 Oct 2014 18:41:45 +0000 (UTC) Received: from gabe.freedesktop.org (localhost [127.0.0.1]) by gabe.freedesktop.org (Postfix) with ESMTP id 40960894B7; Fri, 17 Oct 2014 11:41:45 -0700 (PDT) X-Original-To: intel-gfx@lists.freedesktop.org Delivered-To: intel-gfx@lists.freedesktop.org Received: from mail-pa0-f51.google.com (mail-pa0-f51.google.com [209.85.220.51]) by gabe.freedesktop.org (Postfix) with ESMTP id 4190D894B7 for ; Fri, 17 Oct 2014 11:41:44 -0700 (PDT) Received: by mail-pa0-f51.google.com with SMTP id lj1so1305689pab.38 for ; Fri, 17 Oct 2014 11:41:43 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20120113; h=from:to:cc:subject:date:message-id:in-reply-to:references; bh=4QMMESxnxCq//TTu5y0xmNIRncJVQVrFG8guG6FY5J8=; b=kqiiIV7PhmokkzNcDS7NokpPKm5DsZEyI8sObn3rUpE5YS+ZKF81JpWNmmjDV6HTr6 Zs+wwypGj47dIjDltnCQ+oFUfcVhoXMm4SJCluooKV0PteJBIRp53urB7HBv/w96B7Pv 2PD7WySXqYy38SteDlwH+L54vtwWU4xBqK2ByLW+bSIQJkES8N38T973j+/bvEMGj4X2 e5iR4pCExHyid1xyYXli6KC8f8aoaLRvQWYzzVLS9lzK90BWnsBCvdN5ie8eqcdycRJY 7FjQhlKkrYjKy5U3bk1lyoB3QtysF8YZ7I6jA7D1GlEKaa6bgh+8kSvgbCPQyLzdBMsB p89w== X-Received: by 10.70.100.229 with SMTP id fb5mr10358487pdb.126.1413571303815; Fri, 17 Oct 2014 11:41:43 -0700 (PDT) Received: from localhost.localdomain (ip72-201-95-47.ph.ph.cox.net. [72.201.95.47]) by mx.google.com with ESMTPSA id tu10sm2219735pab.14.2014.10.17.11.41.42 for (version=TLSv1.2 cipher=ECDHE-RSA-AES128-SHA bits=128/128); Fri, 17 Oct 2014 11:41:43 -0700 (PDT) From: Todd Previte To: intel-gfx@lists.freedesktop.org Date: Fri, 17 Oct 2014 11:41:13 -0700 Message-Id: <1413571273-22919-2-git-send-email-tprevite@gmail.com> X-Mailer: git-send-email 1.9.1 In-Reply-To: <1413571273-22919-1-git-send-email-tprevite@gmail.com> References: <87lhoos63a.fsf@intel.com> <1413571273-22919-1-git-send-email-tprevite@gmail.com> Subject: [Intel-gfx] [PATCH 2/3] drm/i915: Change order of operations for VLV/CHV to not train DP link before PHYs are ready X-BeenThere: intel-gfx@lists.freedesktop.org X-Mailman-Version: 2.1.15 Precedence: list List-Id: Intel graphics driver community testing & development List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , MIME-Version: 1.0 Errors-To: intel-gfx-bounces@lists.freedesktop.org Sender: "Intel-gfx" X-Spam-Status: No, score=-4.1 required=5.0 tests=BAYES_00, DKIM_ADSP_CUSTOM_MED, DKIM_SIGNED, FREEMAIL_FROM, RCVD_IN_DNSWL_MED, RP_MATCHES_RCVD, T_DKIM_INVALID, UNPARSEABLE_RELAY autolearn=unavailable version=3.3.1 X-Spam-Checker-Version: SpamAssassin 3.3.1 (2010-03-16) on mail.kernel.org X-Virus-Scanned: ClamAV using ClamSMTP Reorder the function calls in chv/vlv_pre_enable_dp() such that link training is not initiated before the PHYs come up out of reset. Also check the status of vlv_wait_port_ready() and only attempt to train if the PHYs are actually running. The specification lists the wait for the PHYs as one of the final steps in enabling the Displayport hardware for use. While the PHYs are in reset, no communication is possible across the link. Attempting to train the link while the PHYs are in reset will result in link training failure with one or more WARN() in the logs. Moving the intel_enable_dp() function after vlv_wait_port_ready() and only when the PHYs are ready helps ensure reliable operation of the Displayport link. To comply with the specification, the call to enable_port() has been moved of enable_dp() and placed before the wait functions for the PHYs and prior to the call to enable_dp(). Signed-off-by: Todd Previte --- drivers/gpu/drm/i915/intel_display.c | 8 ++++++-- drivers/gpu/drm/i915/intel_dp.c | 16 ++++++++-------- drivers/gpu/drm/i915/intel_drv.h | 2 +- 3 files changed, 15 insertions(+), 11 deletions(-) diff --git a/drivers/gpu/drm/i915/intel_display.c b/drivers/gpu/drm/i915/intel_display.c index c51d950..4b280c1 100644 --- a/drivers/gpu/drm/i915/intel_display.c +++ b/drivers/gpu/drm/i915/intel_display.c @@ -1723,7 +1723,7 @@ static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe) mutex_unlock(&dev_priv->dpio_lock); } -void vlv_wait_port_ready(struct drm_i915_private *dev_priv, +int vlv_wait_port_ready(struct drm_i915_private *dev_priv, struct intel_digital_port *dport) { u32 port_mask; @@ -1746,9 +1746,13 @@ void vlv_wait_port_ready(struct drm_i915_private *dev_priv, BUG(); } - if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000)) + if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000)) { WARN(1, "timed out waiting for port %c ready: 0x%08x\n", port_name(dport->port), I915_READ(dpll_reg)); + return -EIO; + } + + return 0; } static void intel_prepare_shared_dpll(struct intel_crtc *crtc) diff --git a/drivers/gpu/drm/i915/intel_dp.c b/drivers/gpu/drm/i915/intel_dp.c index a8352c4..c1ce738 100644 --- a/drivers/gpu/drm/i915/intel_dp.c +++ b/drivers/gpu/drm/i915/intel_dp.c @@ -2532,7 +2532,7 @@ static void intel_dp_enable_port(struct intel_dp *intel_dp) POSTING_READ(intel_dp->output_reg); } -static void intel_enable_dp(struct intel_encoder *encoder) +static bool intel_enable_dp(struct intel_encoder *encoder) { struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base); struct drm_device *dev = encoder->base.dev; @@ -2544,7 +2544,6 @@ static void intel_enable_dp(struct intel_encoder *encoder) if (WARN_ON(dp_reg & DP_PORT_EN)) return false; - intel_dp_enable_port(intel_dp); intel_edp_panel_vdd_on(intel_dp); intel_edp_panel_on(intel_dp); intel_edp_panel_vdd_off(intel_dp, true); @@ -2576,6 +2575,7 @@ static void g4x_enable_dp(struct intel_encoder *encoder) { struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base); + intel_dp_enable_port(intel_dp); intel_enable_dp(encoder); intel_edp_backlight_on(intel_dp); } @@ -2705,9 +2705,9 @@ static void vlv_pre_enable_dp(struct intel_encoder *encoder) pps_unlock(intel_dp); } - intel_enable_dp(encoder); - - vlv_wait_port_ready(dev_priv, dport); + intel_dp_enable_port(intel_dp); + if (vlv_wait_port_ready(dev_priv, dport) == 0) + intel_enable_dp(encoder); } static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder) @@ -2805,9 +2805,9 @@ static void chv_pre_enable_dp(struct intel_encoder *encoder) pps_unlock(intel_dp); } - intel_enable_dp(encoder); - - vlv_wait_port_ready(dev_priv, dport); + intel_dp_enable_port(intel_dp); + if (vlv_wait_port_ready(dev_priv, dport) == 0) + intel_enable_dp(encoder); } static void chv_dp_pre_pll_enable(struct intel_encoder *encoder) diff --git a/drivers/gpu/drm/i915/intel_drv.h b/drivers/gpu/drm/i915/intel_drv.h index dc80444..2ff2c8c 100644 --- a/drivers/gpu/drm/i915/intel_drv.h +++ b/drivers/gpu/drm/i915/intel_drv.h @@ -876,7 +876,7 @@ intel_wait_for_vblank(struct drm_device *dev, int pipe) drm_wait_one_vblank(dev, pipe); } int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp); -void vlv_wait_port_ready(struct drm_i915_private *dev_priv, +int vlv_wait_port_ready(struct drm_i915_private *dev_priv, struct intel_digital_port *dport); bool intel_get_load_detect_pipe(struct drm_connector *connector, struct drm_display_mode *mode,