From patchwork Wed Aug 5 05:55:43 2015 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: sourab.gupta@intel.com X-Patchwork-Id: 6946381 Return-Path: X-Original-To: patchwork-intel-gfx@patchwork.kernel.org Delivered-To: patchwork-parsemail@patchwork2.web.kernel.org Received: from mail.kernel.org (mail.kernel.org [198.145.29.136]) by patchwork2.web.kernel.org (Postfix) with ESMTP id 6DAA3C05AC for ; Wed, 5 Aug 2015 05:54:03 +0000 (UTC) Received: from mail.kernel.org (localhost [127.0.0.1]) by mail.kernel.org (Postfix) with ESMTP id 7AE4720445 for ; Wed, 5 Aug 2015 05:54:02 +0000 (UTC) Received: from gabe.freedesktop.org (gabe.freedesktop.org [131.252.210.177]) by mail.kernel.org (Postfix) with ESMTP id 7261D20443 for ; Wed, 5 Aug 2015 05:54:01 +0000 (UTC) Received: from gabe.freedesktop.org (localhost [127.0.0.1]) by gabe.freedesktop.org (Postfix) with ESMTP id ED0787208B; Tue, 4 Aug 2015 22:54:00 -0700 (PDT) X-Original-To: intel-gfx@lists.freedesktop.org Delivered-To: intel-gfx@lists.freedesktop.org Received: from mga02.intel.com (mga02.intel.com [134.134.136.20]) by gabe.freedesktop.org (Postfix) with ESMTP id BFFF47208B for ; Tue, 4 Aug 2015 22:53:59 -0700 (PDT) Received: from fmsmga002.fm.intel.com ([10.253.24.26]) by orsmga101.jf.intel.com with ESMTP; 04 Aug 2015 22:53:59 -0700 X-ExtLoop1: 1 X-IronPort-AV: E=Sophos;i="5.15,614,1432623600"; d="scan'208";a="777086308" Received: from sourabgu-desktop.iind.intel.com ([10.223.82.35]) by fmsmga002.fm.intel.com with ESMTP; 04 Aug 2015 22:53:57 -0700 From: sourab.gupta@intel.com To: intel-gfx@lists.freedesktop.org Date: Wed, 5 Aug 2015 11:25:43 +0530 Message-Id: <1438754144-20435-8-git-send-email-sourab.gupta@intel.com> X-Mailer: git-send-email 1.8.5.1 In-Reply-To: <1438754144-20435-1-git-send-email-sourab.gupta@intel.com> References: <1438754144-20435-1-git-send-email-sourab.gupta@intel.com> Cc: Insoo Woo , Peter Zijlstra , Jabin Wu , Sourab Gupta Subject: [Intel-gfx] [RFC 7/8] drm/i915: Add support for forwarding execbuffer tags in timestamp sample metadata X-BeenThere: intel-gfx@lists.freedesktop.org X-Mailman-Version: 2.1.18 Precedence: list List-Id: Intel graphics driver community testing & development List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , MIME-Version: 1.0 Errors-To: intel-gfx-bounces@lists.freedesktop.org Sender: "Intel-gfx" X-Spam-Status: No, score=-4.3 required=5.0 tests=BAYES_00, RCVD_IN_DNSWL_MED, RP_MATCHES_RCVD, UNPARSEABLE_RELAY autolearn=unavailable version=3.3.1 X-Spam-Checker-Version: SpamAssassin 3.3.1 (2010-03-16) on mail.kernel.org X-Virus-Scanned: ClamAV using ClamSMTP From: Sourab Gupta This patch enables userspace to specify tags (per workload), provided via execbuffer ioctl, which could be added to timestamps samples, to help associate samples with the corresponding workloads. There may be multiple stages within a single context, from a userspace perspective. An ability is needed to individually associate the samples with their corresponding workloads(execbuffers), which may not be possible solely with ctx_id or pid information. This patch enables this mechanism. Signed-off-by: Sourab Gupta --- drivers/gpu/drm/i915/i915_drv.h | 2 ++ drivers/gpu/drm/i915/i915_oa_perf.c | 20 +++++++++++++++++++- include/uapi/drm/i915_drm.h | 8 +++++++- 3 files changed, 28 insertions(+), 2 deletions(-) diff --git a/drivers/gpu/drm/i915/i915_drv.h b/drivers/gpu/drm/i915/i915_drv.h index f46687a..c3e823f 100644 --- a/drivers/gpu/drm/i915/i915_drv.h +++ b/drivers/gpu/drm/i915/i915_drv.h @@ -1685,6 +1685,7 @@ struct i915_gen_pmu_node { u32 ctx_id; u32 ring; u32 pid; + u32 tag; }; extern const struct i915_oa_reg i915_oa_3d_mux_config_hsw[]; @@ -2020,6 +2021,7 @@ struct drm_i915_private { struct work_struct event_destroy_work; #define I915_GEN_PMU_SAMPLE_RING (1<<0) #define I915_GEN_PMU_SAMPLE_PID (1<<1) +#define I915_GEN_PMU_SAMPLE_TAG (1<<2) int sample_info_flags; } gen_pmu; diff --git a/drivers/gpu/drm/i915/i915_oa_perf.c b/drivers/gpu/drm/i915/i915_oa_perf.c index f73d23c..e065e06 100644 --- a/drivers/gpu/drm/i915/i915_oa_perf.c +++ b/drivers/gpu/drm/i915/i915_oa_perf.c @@ -15,6 +15,7 @@ #define CTX_INFO_SIZE sizeof(struct drm_i915_ts_node_ctx_id) #define RING_INFO_SIZE sizeof(struct drm_i915_ts_node_ring_id) #define PID_INFO_SIZE sizeof(struct drm_i915_ts_node_pid) +#define TAG_INFO_SIZE sizeof(struct drm_i915_ts_node_tag) static u32 i915_oa_event_paranoid = true; @@ -148,6 +149,8 @@ static void i915_gen_emit_ts_data(struct drm_i915_gem_request *req, entry->ring = ring_id_mask(ring); if (dev_priv->gen_pmu.sample_info_flags & I915_GEN_PMU_SAMPLE_PID) entry->pid = current->pid; + if (dev_priv->gen_pmu.sample_info_flags & I915_GEN_PMU_SAMPLE_TAG) + entry->tag = tag; i915_gem_request_assign(&entry->req, ring->outstanding_lazy_request); spin_lock(&dev_priv->gen_pmu.lock); @@ -555,10 +558,12 @@ static void forward_one_gen_pmu_sample(struct drm_i915_private *dev_priv, struct drm_i915_ts_node_ctx_id *ctx_info; struct drm_i915_ts_node_ring_id *ring_info; struct drm_i915_ts_node_pid *pid_info; + struct drm_i915_ts_node_tag *tag_info; struct perf_raw_record raw; BUILD_BUG_ON((TS_DATA_SIZE != 8) || (CTX_INFO_SIZE != 8) || - (RING_INFO_SIZE != 8) || (PID_INFO_SIZE != 8)); + (RING_INFO_SIZE != 8) || (PID_INFO_SIZE != 8) || + (TAG_INFO_SIZE != 8)); snapshot = dev_priv->gen_pmu.buffer.addr + node->offset; snapshot_size = TS_DATA_SIZE + CTX_INFO_SIZE; @@ -581,6 +586,13 @@ static void forward_one_gen_pmu_sample(struct drm_i915_private *dev_priv, current_ptr = snapshot + snapshot_size; } + if (dev_priv->gen_pmu.sample_info_flags & I915_GEN_PMU_SAMPLE_TAG) { + tag_info = (struct drm_i915_ts_node_tag *)current_ptr; + tag_info->tag = node->tag; + snapshot_size += TAG_INFO_SIZE; + current_ptr = snapshot + snapshot_size; + } + /* Note: the raw sample consists of a u32 size member and raw data. The * combined size of these two fields is required to be 8 byte aligned. * The size of raw data field is assumed to be 8 byte aligned already. @@ -1031,6 +1043,9 @@ static int init_gen_pmu_buffer(struct perf_event *event) if (dev_priv->gen_pmu.sample_info_flags & I915_GEN_PMU_SAMPLE_PID) node_size += PID_INFO_SIZE; + if (dev_priv->gen_pmu.sample_info_flags & I915_GEN_PMU_SAMPLE_TAG) + node_size += TAG_INFO_SIZE; + /* size has to be aligned to 8 bytes */ node_size = ALIGN(node_size, 8); dev_priv->gen_pmu.buffer.node_size = node_size; @@ -1652,6 +1667,9 @@ static int i915_gen_event_init(struct perf_event *event) if (gen_attr.sample_pid) dev_priv->gen_pmu.sample_info_flags |= I915_GEN_PMU_SAMPLE_PID; + if (gen_attr.sample_tag) + dev_priv->gen_pmu.sample_info_flags |= I915_GEN_PMU_SAMPLE_TAG; + /* To avoid the complexity of having to accurately filter * data and marshal to the appropriate client * we currently only allow exclusive access */ diff --git a/include/uapi/drm/i915_drm.h b/include/uapi/drm/i915_drm.h index 3dcc862..db91098 100644 --- a/include/uapi/drm/i915_drm.h +++ b/include/uapi/drm/i915_drm.h @@ -104,7 +104,8 @@ struct drm_i915_gen_pmu_attr { __u32 size; __u32 sample_ring:1, sample_pid:1, - __reserved_1:30; + sample_tag:1, + __reserved_1:29; }; /* Header for PERF_RECORD_DEVICE type events */ @@ -169,6 +170,11 @@ struct drm_i915_ts_node_pid { __u32 pad; }; +struct drm_i915_ts_node_tag { + __u32 tag; + __u32 pad; +}; + /* Each region is a minimum of 16k, and there are at most 255 of them. */ #define I915_NR_TEX_REGIONS 255 /* table size 2k - maximum due to use