@@ -115,6 +115,12 @@
[HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
};
+static const u32 hpd_bxt_pcu[HPD_NUM_PINS] = {
+ [HPD_PORT_A] = BXT_PCU_DC9_HP_DDIA,
+ [HPD_PORT_B] = BXT_PCU_DC9_HP_DDIB,
+ [HPD_PORT_C] = BXT_PCU_DC9_HP_DDIC
+};
+
/* IIR can theoretically queue up two events. Be paranoid. */
#define GEN8_IRQ_RESET_NDX(type, which) do { \
I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
@@ -2565,12 +2571,48 @@ static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
return ret;
}
+static irqreturn_t
+gen8_pcu_irq_ack(struct drm_i915_private *dev_priv,
+ u32 master_ctl, u32 *pcu_iir)
+{
+ irqreturn_t ret = IRQ_NONE;
+
+ if (master_ctl & GEN8_PCU_IRQ) {
+ *pcu_iir = I915_READ(GEN8_PCU_IIR);
+
+ if (*pcu_iir) {
+ I915_WRITE(GEN8_PCU_IIR, *pcu_iir);
+ ret = IRQ_HANDLED;
+ } else {
+ DRM_ERROR("The master control interrupt lied (PCU)!\n");
+ }
+ }
+
+ return ret;
+}
+
+static void
+gen8_pcu_irq_handler(struct drm_i915_private *dev_priv, u32 pcu_iir)
+{
+ bool found = false;
+
+ if (IS_BROXTON(dev_priv) && (pcu_iir & BXT_PCU_DC9_HOTPLUG_MASK)) {
+ u32 tmp_mask = pcu_iir & BXT_PCU_DC9_HOTPLUG_MASK;
+
+ bxt_hpd_irq_handler(dev_priv, tmp_mask, hpd_bxt_pcu);
+ found = true;
+ }
+ if ((!found) && pcu_iir)
+ DRM_ERROR("Unexpected PCU interrupt\n");
+}
+
static irqreturn_t gen8_irq_handler(int irq, void *arg)
{
struct drm_device *dev = arg;
struct drm_i915_private *dev_priv = to_i915(dev);
u32 master_ctl;
u32 gt_iir[4] = {};
+ u32 pcu_iir = 0;
irqreturn_t ret;
if (!intel_irqs_enabled(dev_priv))
@@ -2588,7 +2630,9 @@ static irqreturn_t gen8_irq_handler(int irq, void *arg)
/* Find, clear, then process each source of interrupt */
ret = gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
+ ret |= gen8_pcu_irq_ack(dev_priv, master_ctl, &pcu_iir);
gen8_gt_irq_handler(dev_priv, gt_iir);
+ gen8_pcu_irq_handler(dev_priv, pcu_iir);
ret |= gen8_de_irq_handler(dev_priv, master_ctl);
I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
@@ -2990,9 +3034,11 @@ static void gen8_irq_reset(struct drm_device *dev)
struct drm_i915_private *dev_priv = to_i915(dev);
int pipe;
- I915_WRITE(GEN8_MASTER_IRQ, 0);
- POSTING_READ(GEN8_MASTER_IRQ);
-
+ if (!dev_priv->vbt.hpd_wakeup_enabled) {
+ I915_WRITE(GEN8_MASTER_IRQ, 0);
+ POSTING_READ(GEN8_MASTER_IRQ);
+ GEN5_IRQ_RESET(GEN8_DE_PORT_);
+ }
gen8_gt_irq_reset(dev_priv);
for_each_pipe(dev_priv, pipe)
@@ -3000,7 +3046,6 @@ static void gen8_irq_reset(struct drm_device *dev)
POWER_DOMAIN_PIPE(pipe)))
GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
- GEN5_IRQ_RESET(GEN8_DE_PORT_);
GEN5_IRQ_RESET(GEN8_DE_MISC_);
GEN5_IRQ_RESET(GEN8_PCU_);
@@ -4382,6 +4427,17 @@ void intel_irq_uninstall(struct drm_i915_private *dev_priv)
dev_priv->pm.irqs_enabled = false;
}
+static void bxt_enable_pcu_interrupt(struct drm_i915_private *dev_priv)
+{
+ u32 de_pcu_hpd_enable_mask, de_pcu_imr, de_pcu_ier;
+
+ de_pcu_hpd_enable_mask = BXT_PCU_DC9_HOTPLUG_MASK;
+
+ de_pcu_imr = (I915_READ(GEN8_PCU_IMR) & ~de_pcu_hpd_enable_mask);
+ de_pcu_ier = (I915_READ(GEN8_PCU_IER) | de_pcu_hpd_enable_mask);
+ GEN5_IRQ_INIT(GEN8_PCU_, de_pcu_imr, de_pcu_ier);
+}
+
/**
* intel_runtime_pm_disable_interrupts - runtime interrupt disabling
* @dev_priv: i915 device instance
@@ -4394,6 +4450,11 @@ void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
dev_priv->drm.driver->irq_uninstall(&dev_priv->drm);
dev_priv->pm.irqs_enabled = false;
synchronize_irq(dev_priv->drm.irq);
+
+ if (IS_BROXTON(dev_priv) && dev_priv->vbt.hpd_wakeup_enabled) {
+ bxt_enable_pcu_interrupt(dev_priv);
+ dev_priv->pm.irqs_enabled = true;
+ }
}
/**
@@ -6471,6 +6471,14 @@ enum {
#define GEN8_PCU_IIR _MMIO(0x444e8)
#define GEN8_PCU_IER _MMIO(0x444ec)
+/* BXT PCU DC9 hotplug control */
+#define BXT_PCU_DC9_HP_DDIA (1<<31)
+#define BXT_PCU_DC9_HP_DDIB (1<<30)
+#define BXT_PCU_DC9_HP_DDIC (1<<29)
+#define BXT_PCU_DC9_HOTPLUG_MASK (BXT_PCU_DC9_HP_DDIA | \
+ BXT_PCU_DC9_HP_DDIB | \
+ BXT_PCU_DC9_HP_DDIC)
+
#define ILK_DISPLAY_CHICKEN2 _MMIO(0x42004)
/* Required on all Ironlake and Sandybridge according to the B-Spec. */
#define ILK_ELPIN_409_SELECT (1 << 25)
@@ -550,7 +550,8 @@ static void assert_can_enable_dc9(struct drm_i915_private *dev_priv)
WARN_ONCE(I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5,
"DC5 still not disabled to enable DC9.\n");
WARN_ONCE(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on.\n");
- WARN_ONCE(intel_irqs_enabled(dev_priv),
+ if (!dev_priv->vbt.hpd_wakeup_enabled)
+ WARN_ONCE(intel_irqs_enabled(dev_priv),
"Interrupts not disabled yet.\n");
/*