From patchwork Wed Apr 15 17:24:04 2015 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Antoine Tenart X-Patchwork-Id: 6222291 Return-Path: X-Original-To: patchwork-linux-arm@patchwork.kernel.org Delivered-To: patchwork-parsemail@patchwork2.web.kernel.org Received: from mail.kernel.org (mail.kernel.org [198.145.29.136]) by patchwork2.web.kernel.org (Postfix) with ESMTP id 3A336BF4A6 for ; Wed, 15 Apr 2015 17:37:50 +0000 (UTC) Received: from mail.kernel.org (localhost [127.0.0.1]) by mail.kernel.org (Postfix) with ESMTP id 0ACC02025A for ; Wed, 15 Apr 2015 17:37:49 +0000 (UTC) Received: from bombadil.infradead.org (bombadil.infradead.org [198.137.202.9]) (using TLSv1.2 with cipher DHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPS id C42D2201FA for ; Wed, 15 Apr 2015 17:37:47 +0000 (UTC) Received: from localhost ([127.0.0.1] helo=bombadil.infradead.org) by bombadil.infradead.org with esmtp (Exim 4.80.1 #2 (Red Hat Linux)) id 1YiRD7-00059R-PA; Wed, 15 Apr 2015 17:34:49 +0000 Received: from down.free-electrons.com ([37.187.137.238] helo=mail.free-electrons.com) by bombadil.infradead.org with esmtp (Exim 4.80.1 #2 (Red Hat Linux)) id 1YiR3X-0004Tc-LL; Wed, 15 Apr 2015 17:25:03 +0000 Received: by mail.free-electrons.com (Postfix, from userid 106) id E6AF8398; Wed, 15 Apr 2015 19:24:25 +0200 (CEST) X-Spam-Checker-Version: SpamAssassin 3.3.1 (2010-03-16) on mail.kernel.org X-Spam-Level: X-Spam-Status: No, score=-4.2 required=5.0 tests=BAYES_00, RCVD_IN_DNSWL_MED, T_RP_MATCHES_RCVD, UNPARSEABLE_RELAY autolearn=unavailable version=3.3.1 Received: from localhost (vpn.foo.tf [195.154.43.236]) by mail.free-electrons.com (Postfix) with ESMTPSA id AA211C8F; Wed, 15 Apr 2015 19:24:18 +0200 (CEST) From: Antoine Tenart To: sebastian.hesselbarth@gmail.com, ezequiel.garcia@free-electrons.com, dwmw2@infradead.org, computersforpeace@gmail.com Subject: [PATCH v4 06/10] mtd: pxa3xx_nand: add support for the Marvell Berlin nand controller Date: Wed, 15 Apr 2015 19:24:04 +0200 Message-Id: <1429118648-19416-7-git-send-email-antoine.tenart@free-electrons.com> X-Mailer: git-send-email 2.3.5 In-Reply-To: <1429118648-19416-1-git-send-email-antoine.tenart@free-electrons.com> References: <1429118648-19416-1-git-send-email-antoine.tenart@free-electrons.com> X-CRM114-Version: 20100106-BlameMichelson ( TRE 0.8.0 (BSD) ) MR-646709E3 X-CRM114-CacheID: sfid-20150415_102456_142878_E184CA18 X-CRM114-Status: GOOD ( 22.22 ) X-Spam-Score: -0.0 (/) Cc: zmxu@marvell.com, boris.brezillon@free-electrons.com, Antoine Tenart , linux-kernel@vger.kernel.org, linux-mtd@lists.infradead.org, jszhang@marvell.com, linux-arm-kernel@lists.infradead.org X-BeenThere: linux-arm-kernel@lists.infradead.org X-Mailman-Version: 2.1.18-1 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , MIME-Version: 1.0 Sender: "linux-arm-kernel" Errors-To: linux-arm-kernel-bounces+patchwork-linux-arm=patchwork.kernel.org@lists.infradead.org X-Virus-Scanned: ClamAV using ClamSMTP The nand controller on Marvell Berlin SoC reuse the pxa3xx nand driver as it quite close. The process of sending commands can be compared to the one of the Marvell armada 370: read and write commands are done in chunks. But the Berlin nand controller has some other specificities which require some modifications of the pxa3xx nand driver: - there are no IRQ available so we need to poll the status register: we have to use our own cmdfunc Berlin function, and early on the probing function. - PAGEPROG are very different from the one used in the pxa3xx driver, so we're using a specific process for this one - the SEQIN command is equivalent to a READ0 command Signed-off-by: Antoine Tenart --- drivers/mtd/nand/pxa3xx_nand.c | 179 ++++++++++++++++++++++++++++++++++++++--- 1 file changed, 169 insertions(+), 10 deletions(-) diff --git a/drivers/mtd/nand/pxa3xx_nand.c b/drivers/mtd/nand/pxa3xx_nand.c index 438770c56bd3..544c8058417f 100644 --- a/drivers/mtd/nand/pxa3xx_nand.c +++ b/drivers/mtd/nand/pxa3xx_nand.c @@ -109,6 +109,8 @@ #define NDCB0_EXT_CMD_TYPE(x) (((x) << 29) & NDCB0_EXT_CMD_TYPE_MASK) #define NDCB0_CMD_TYPE_MASK (0x7 << 21) #define NDCB0_CMD_TYPE(x) (((x) << 21) & NDCB0_CMD_TYPE_MASK) +#define NDCB0_CMD_XTYPE_MASK (0x7 << 29) +#define NDCB0_CMD_XTYPE(x) (((x) << 29) & NDCB0_CMD_XTYPE_MASK) #define NDCB0_NC (0x1 << 20) #define NDCB0_DBC (0x1 << 19) #define NDCB0_ADDR_CYC_MASK (0x7 << 16) @@ -117,13 +119,15 @@ #define NDCB0_CMD1_MASK (0xff) #define NDCB0_ADDR_CYC_SHIFT (16) -#define EXT_CMD_TYPE_DISPATCH 6 /* Command dispatch */ -#define EXT_CMD_TYPE_NAKED_RW 5 /* Naked read or Naked write */ -#define EXT_CMD_TYPE_READ 4 /* Read */ -#define EXT_CMD_TYPE_DISP_WR 4 /* Command dispatch with write */ -#define EXT_CMD_TYPE_FINAL 3 /* Final command */ -#define EXT_CMD_TYPE_LAST_RW 1 /* Last naked read/write */ -#define EXT_CMD_TYPE_MONO 0 /* Monolithic read/write */ +#define EXT_CMD_TYPE_LAST_PAGEPROG 8 +#define EXT_CMD_TYPE_CHUNK_PAGEPROG 7 +#define EXT_CMD_TYPE_DISPATCH 6 /* Command dispatch */ +#define EXT_CMD_TYPE_NAKED_RW 5 /* Naked read or Naked write */ +#define EXT_CMD_TYPE_READ 4 /* Read */ +#define EXT_CMD_TYPE_DISP_WR 4 /* Command dispatch with write */ +#define EXT_CMD_TYPE_FINAL 3 /* Final command */ +#define EXT_CMD_TYPE_LAST_RW 1 /* Last naked read/write */ +#define EXT_CMD_TYPE_MONO 0 /* Monolithic read/write */ /* macros for registers read/write */ #define nand_writel(info, off, val) \ @@ -158,6 +162,7 @@ enum { enum pxa3xx_nand_variant { PXA3XX_NAND_VARIANT_PXA, PXA3XX_NAND_VARIANT_ARMADA370, + PXA3XX_NAND_VARIANT_BERLIN2, }; struct pxa3xx_nand_host { @@ -319,6 +324,18 @@ static struct nand_ecclayout ecc_layout_4KB_bch8bit = { .oobfree = { } }; +static struct nand_ecclayout ecc_layout_oob_128 = { + .eccbytes = 48, + .eccpos = { + 80, 81, 82, 83, 84, 85, 86, 87, + 88, 89, 90, 91, 92, 93, 94, 95, + 96, 97, 98, 99, 100, 101, 102, 103, + 104, 105, 106, 107, 108, 109, 110, 111, + 112, 113, 114, 115, 116, 117, 118, 119, + 120, 121, 122, 123, 124, 125, 126, 127}, + .oobfree = { {.offset = 2, .length = 78} } +}; + #define NDTR0_tCH(c) (min((c), 7) << 19) #define NDTR0_tCS(c) (min((c), 7) << 16) #define NDTR0_tWH(c) (min((c), 7) << 11) @@ -342,6 +359,10 @@ static const struct of_device_id pxa3xx_nand_dt_ids[] = { .compatible = "marvell,armada370-nand", .data = (void *)PXA3XX_NAND_VARIANT_ARMADA370, }, + { + .compatible = "marvell,berlin2-nand", + .data = (void *)PXA3XX_NAND_VARIANT_BERLIN2, + }, {} }; MODULE_DEVICE_TABLE(of, pxa3xx_nand_dt_ids); @@ -727,7 +748,8 @@ static irqreturn_t pxa3xx_nand_irq(int irq, void *devid) nand_writel(info, NDCB0, info->ndcb2); /* NDCB3 register is available in NFCv2 (Armada 370/XP SoC) */ - if (info->variant == PXA3XX_NAND_VARIANT_ARMADA370) + if (info->variant == PXA3XX_NAND_VARIANT_ARMADA370 || + info->variant == PXA3XX_NAND_VARIANT_BERLIN2) nand_writel(info, NDCB0, info->ndcb3); } @@ -837,6 +859,16 @@ static int prepare_set_command(struct pxa3xx_nand_info *info, int command, if (command == NAND_CMD_SEQIN) exec_cmd = 0; + /* Berlin specific */ + if (info->variant == PXA3XX_NAND_VARIANT_BERLIN2) { + if ((command == NAND_CMD_READ0 && !ext_cmd_type) || + command == NAND_CMD_READOOB) + exec_cmd = 0; + + if (command == NAND_CMD_SEQIN) + command = NAND_CMD_READ0; + } + addr_cycle = NDCB0_ADDR_CYC(host->row_addr_cycles + host->col_addr_cycles); @@ -896,6 +928,37 @@ static int prepare_set_command(struct pxa3xx_nand_info *info, int command, break; } + if (info->variant == PXA3XX_NAND_VARIANT_BERLIN2) { + if (ext_cmd_type == EXT_CMD_TYPE_LAST_PAGEPROG) { + info->ndcb0 |= NDCB0_CMD_TYPE(0x1) + | NDCB0_CMD_XTYPE(0x3) + | NDCB0_ST_ROW_EN + | NDCB0_DBC + | (NAND_CMD_PAGEPROG << 8); + } else if (ext_cmd_type == EXT_CMD_TYPE_CHUNK_PAGEPROG) { + info->ndcb0 |= NDCB0_CMD_TYPE(0x1) + | NDCB0_CMD_XTYPE(0x5) + | NDCB0_NC + | NDCB0_AUTO_RS + | NDCB0_LEN_OVRD + | (NAND_CMD_PAGEPROG << 8) + | NAND_CMD_SEQIN; + info->ndcb3 = info->chunk_size; + } else { + info->ndcb0 |= NDCB0_CMD_TYPE(0x1) + | NDCB0_CMD_XTYPE(0x4) + | NDCB0_NC + | NDCB0_AUTO_RS + | NDCB0_LEN_OVRD + | addr_cycle + | (NAND_CMD_PAGEPROG << 8) + | NAND_CMD_SEQIN; + info->ndcb3 = info->chunk_size; + } + + break; + } + /* Second command setting for large pages */ if (mtd->writesize > PAGE_CHUNK_SIZE) { /* @@ -952,6 +1015,7 @@ static int prepare_set_command(struct pxa3xx_nand_info *info, int command, info->data_size = 8; break; + case NAND_CMD_STATUS: info->buf_count = 1; info->ndcb0 |= NDCB0_CMD_TYPE(4) @@ -960,7 +1024,6 @@ static int prepare_set_command(struct pxa3xx_nand_info *info, int command, info->data_size = 8; break; - case NAND_CMD_ERASE1: info->ndcb0 |= NDCB0_CMD_TYPE(2) | NDCB0_AUTO_RS @@ -1160,6 +1223,89 @@ static int pxa3xx_nand_write_page_hwecc(struct mtd_info *mtd, return 0; } +static void nand_cmdfunc_berlin(struct mtd_info *mtd, const unsigned command, + int column, int page_addr) +{ + struct pxa3xx_nand_host *host = mtd->priv; + struct pxa3xx_nand_info *info = host->info_data; + unsigned long timeout; + int exec_cmd, ext_cmd_type = 0; + unsigned cmd = command; + + if (info->reg_ndcr & NDCR_DWIDTH_M) + column /= 2; + + /* + * There may be different NAND chip hooked to + * different chip select, so check whether + * chip select has been changed, if yes, reset the timing + */ + if (info->cs != host->cs) { + info->cs = host->cs; + nand_writel(info, NDTR0CS0, info->ndtr0cs0); + nand_writel(info, NDTR1CS0, info->ndtr1cs0); + } + + prepare_start_command(info, cmd); + + info->need_wait = 1; + init_completion(&info->dev_ready); + + pxa3xx_nand_start(info); + + do { + init_completion(&info->cmd_complete); + info->state = STATE_PREPARED; + exec_cmd = prepare_set_command(info, cmd, ext_cmd_type, + column, page_addr); + + if (cmd == NAND_CMD_READ0 && !ext_cmd_type) { + ext_cmd_type = NDCB0_CMD_XTYPE(0x5); + continue; + } + + if (!exec_cmd) { + info->need_wait = 0; + complete(&info->dev_ready); + break; + } + + /* no IRQ, poll */ + timeout = jiffies + CHIP_DELAY_TIMEOUT; + do { + pxa3xx_nand_irq(0, info); + + if (cmd == NAND_CMD_PAGEPROG && + ext_cmd_type != EXT_CMD_TYPE_LAST_PAGEPROG) + break; + + if (time_after(jiffies, timeout)) + goto berlin_timeout; + } while (!completion_done(&info->cmd_complete)); + + /* sequence completed */ + if (info->data_size == 0) + break; + + if (cmd == NAND_CMD_PAGEPROG && + ext_cmd_type == EXT_CMD_TYPE_LAST_PAGEPROG) { + complete(&info->dev_ready); + break; + } + + if (cmd == NAND_CMD_PAGEPROG) { + /* last command */ + if (info->data_size == info->chunk_size * 2) + ext_cmd_type = EXT_CMD_TYPE_LAST_PAGEPROG; + else + ext_cmd_type = EXT_CMD_TYPE_CHUNK_PAGEPROG; + } + } while (1); + +berlin_timeout: + info->state = STATE_IDLE; +} + static int pxa3xx_nand_read_page_hwecc(struct mtd_info *mtd, struct nand_chip *chip, uint8_t *buf, int oob_required, int page) @@ -1467,6 +1613,16 @@ static int pxa_ecc_init(struct pxa3xx_nand_info *info, ecc->size = info->chunk_size; ecc->layout = &ecc_layout_4KB_bch8bit; ecc->strength = 16; + } else if (strength == 48 && ecc_stepsize == 1024 && + page_size == 8192) { + info->ecc_bch = 1; + info->chunk_size = 2048; + info->spare_size = 0; + info->ecc_size = 32; + ecc->mode = NAND_ECC_HW; + ecc->size = info->chunk_size; + ecc->layout = &ecc_layout_oob_128; + ecc->strength = 48; } else { dev_err(&info->pdev->dev, "ECC strength %d at page size %d is not supported\n", @@ -1495,6 +1651,9 @@ static int pxa3xx_nand_scan(struct mtd_info *mtd) /* Set a default chunk size */ info->chunk_size = 512; + if (info->variant == PXA3XX_NAND_VARIANT_BERLIN2) + chip->cmdfunc = nand_cmdfunc_berlin; + ret = pxa3xx_nand_sensing(host); if (ret) { dev_info(&info->pdev->dev, "There is no chip on cs %d!\n", @@ -1536,7 +1695,7 @@ KEEP_CONFIG: if (mtd->writesize > PAGE_CHUNK_SIZE) { if (info->variant == PXA3XX_NAND_VARIANT_ARMADA370) { chip->cmdfunc = nand_cmdfunc_extended; - } else { + } else if (info->variant != PXA3XX_NAND_VARIANT_BERLIN2) { dev_err(&info->pdev->dev, "unsupported page size on this variant\n"); return -ENODEV;