From patchwork Tue Nov 4 09:27:14 2014 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Aisheng Dong X-Patchwork-Id: 5224731 Return-Path: X-Original-To: patchwork-linux-arm@patchwork.kernel.org Delivered-To: patchwork-parsemail@patchwork1.web.kernel.org Received: from mail.kernel.org (mail.kernel.org [198.145.19.201]) by patchwork1.web.kernel.org (Postfix) with ESMTP id BAC8A9F349 for ; Tue, 4 Nov 2014 10:04:32 +0000 (UTC) Received: from mail.kernel.org (localhost [127.0.0.1]) by mail.kernel.org (Postfix) with ESMTP id ADD0920145 for ; Tue, 4 Nov 2014 10:04:31 +0000 (UTC) Received: from bombadil.infradead.org (bombadil.infradead.org [198.137.202.9]) (using TLSv1.2 with cipher DHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPS id 8B06B20122 for ; Tue, 4 Nov 2014 10:04:30 +0000 (UTC) Received: from localhost ([127.0.0.1] helo=bombadil.infradead.org) by bombadil.infradead.org with esmtp (Exim 4.80.1 #2 (Red Hat Linux)) id 1Xlavd-0000oO-JW; Tue, 04 Nov 2014 10:01:33 +0000 Received: from mail-by2on0106.outbound.protection.outlook.com ([207.46.100.106] helo=na01-by2-obe.outbound.protection.outlook.com) by bombadil.infradead.org with esmtps (Exim 4.80.1 #2 (Red Hat Linux)) id 1Xlarv-0003x5-CF for linux-arm-kernel@lists.infradead.org; Tue, 04 Nov 2014 09:57:45 +0000 Received: from DM2PR03CA0030.namprd03.prod.outlook.com (10.141.96.29) by CY1PR0301MB0635.namprd03.prod.outlook.com (25.160.158.141) with Microsoft SMTP Server (TLS) id 15.1.11.14; Tue, 4 Nov 2014 09:57:20 +0000 Received: from BY2FFO11FD014.protection.gbl (2a01:111:f400:7c0c::171) by DM2PR03CA0030.outlook.office365.com (2a01:111:e400:2428::29) with Microsoft SMTP Server (TLS) id 15.1.11.14 via Frontend Transport; Tue, 4 Nov 2014 09:57:19 +0000 Received: from tx30smr01.am.freescale.net (192.88.168.50) by BY2FFO11FD014.mail.protection.outlook.com (10.1.14.76) with Microsoft SMTP Server (TLS) id 15.1.6.13 via Frontend Transport; Tue, 4 Nov 2014 09:57:19 +0000 Received: from shlinux1.ap.freescale.net (shlinux1.ap.freescale.net [10.192.225.216]) by tx30smr01.am.freescale.net (8.14.3/8.14.0) with ESMTP id sA49vDWP024841; Tue, 4 Nov 2014 02:57:15 -0700 Date: Tue, 4 Nov 2014 17:27:14 +0800 From: Dong Aisheng To: Marc Kleine-Budde Subject: Re: [PATCH 7/7] can: m_can: workaround for transmit data less than 4 bytes Message-ID: <20141104092651.GC8060@shlinux1.ap.freescale.net> References: <1414579527-31100-1-git-send-email-b29396@freescale.com> <1414579527-31100-7-git-send-email-b29396@freescale.com> <5457B1D1.6080301@pengutronix.de> <20141104082505.GA8060@shlinux1.ap.freescale.net> <54589AC8.4010106@pengutronix.de> MIME-Version: 1.0 Content-Disposition: inline In-Reply-To: <54589AC8.4010106@pengutronix.de> User-Agent: Mutt/1.5.20 (2009-06-14) X-EOPAttributedMessage: 0 X-Forefront-Antispam-Report: CIP:192.88.168.50; CTRY:US; IPV:CAL; IPV:NLI; EFV:NLI; SFV:NSPM; SFS:(10019020)(6009001)(189002)(199003)(377454003)(24454002)(479174003)(51704005)(93886004)(106466001)(97736003)(21056001)(95666004)(62966003)(33656002)(77156002)(31966008)(97756001)(20776003)(64706001)(107046002)(46102003)(16601075003)(4396001)(105606002)(19580405001)(47776003)(23726002)(104016003)(50986999)(99396003)(110136001)(575784001)(46406003)(15975445006)(120916001)(87936001)(26826002)(19580395003)(68736004)(44976005)(84676001)(102836001)(6806004)(54356999)(76176999)(15202345003)(83506001)(92726001)(50466002)(92566001)(42262002); DIR:OUT; SFP:1102; SCL:1; SRVR:CY1PR0301MB0635; H:tx30smr01.am.freescale.net; FPR:; MLV:ovrnspm; PTR:InfoDomainNonexistent; MX:1; A:1; LANG:en; X-Microsoft-Antispam: UriScan:; X-Microsoft-Antispam: BCL:0;PCL:0;RULEID:;SRVR:CY1PR0301MB0635; X-Forefront-PRVS: 03853D523D Received-SPF: Fail (protection.outlook.com: domain of freescale.com does not designate 192.88.168.50 as permitted sender) receiver=protection.outlook.com; client-ip=192.88.168.50; helo=tx30smr01.am.freescale.net; Authentication-Results: spf=fail (sender IP is 192.88.168.50) smtp.mailfrom=Aisheng.Dong@freescale.com; X-OriginatorOrg: freescale.com X-CRM114-Version: 20100106-BlameMichelson ( TRE 0.8.0 (BSD) ) MR-646709E3 X-CRM114-CacheID: sfid-20141104_015743_505404_7E850251 X-CRM114-Status: GOOD ( 36.54 ) X-Spam-Score: -0.0 (/) Cc: netdev@vger.kernel.org, varkabhadram@gmail.com, linux-can@vger.kernel.org, wg@grandegger.com, socketcan@hartkopp.net, linux-arm-kernel@lists.infradead.org X-BeenThere: linux-arm-kernel@lists.infradead.org X-Mailman-Version: 2.1.18-1 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Sender: "linux-arm-kernel" Errors-To: linux-arm-kernel-bounces+patchwork-linux-arm=patchwork.kernel.org@lists.infradead.org X-Spam-Status: No, score=-2.5 required=5.0 tests=BAYES_00, RCVD_IN_DNSWL_NONE, RP_MATCHES_RCVD, UNPARSEABLE_RELAY autolearn=unavailable version=3.3.1 X-Spam-Checker-Version: SpamAssassin 3.3.1 (2010-03-16) on mail.kernel.org X-Virus-Scanned: ClamAV using ClamSMTP On Tue, Nov 04, 2014 at 10:22:16AM +0100, Marc Kleine-Budde wrote: > On 11/04/2014 09:25 AM, Dong Aisheng wrote: > >>> We meet an IC issue that we have to write the full 8 bytes (whatever > >>> value for the second word) in Message RAM to avoid bit error for transmit > >>> data less than 4 bytes. > >> > >> Is this a SoC or a m_can problem? Are all versions of the SoC/m_can > >> affected? Is there a m_can version register somewhere? > > > I'm still not sure it's SoC or m_can problem. > > Our IC guys ran the simulation code and found this issue. > > But due to some reasons, it may be very slow for they to investigate > > and get the conclusion. > > Let's hope they will find the root cause of this problem. > > >>> Without the workaround, we can easily see the following errors: > >>> root@imx6qdlsolo:~# ip link set can0 up type can bitrate 1000000 > >>> [ 66.882520] IPv6: ADDRCONF(NETDEV_CHANGE): can0: link becomes ready > >>> root@imx6qdlsolo:~# cansend can0 123#112233 > >>> [ 66.935640] m_can 20e8000.can can0: Bit Error Uncorrected > >>> > >>> Signed-off-by: Dong Aisheng > >>> --- > >>> drivers/net/can/m_can/m_can.c | 11 ++++++++++- > >>> 1 file changed, 10 insertions(+), 1 deletion(-) > >>> > >>> diff --git a/drivers/net/can/m_can/m_can.c b/drivers/net/can/m_can/m_can.c > >>> index 219e0e3..f2d9ebe 100644 > >>> --- a/drivers/net/can/m_can/m_can.c > >>> +++ b/drivers/net/can/m_can/m_can.c > >>> @@ -1058,10 +1058,19 @@ static netdev_tx_t m_can_start_xmit(struct sk_buff *skb, > >>> m_can_fifo_write(priv, 0, M_CAN_FIFO_ID, id); > >>> m_can_fifo_write(priv, 0, M_CAN_FIFO_DLC, can_len2dlc(cf->len) << 16); > >>> > >>> - for (i = 0; i < cf->len; i += 4) > >>> + for (i = 0; i < cf->len; i += 4) { > >>> m_can_fifo_write(priv, 0, M_CAN_FIFO_DATA(i / 4), > >>> *(u32 *)(cf->data + i)); > >>> > >>> + /* FIXME: we meet an IC issue that we have to write the full 8 > >> > >> FIXME usually indicates that the driver needs some work here. Just > >> describe your hardware bug, you might add a reference to an errata if > >> available, though. > > > > We don't have an errata for it now. > > Because i'm not sure this is the final workaround and also not sure if other > > SoC vendors having the same issue, so i used FIXME here firstly. > > Since the code is harmless, so i wish we could put it here first > > until we find evidence no need for other SoC or only belong to specific > > IP version. > > It's better to write this in the comment than a FIXME, which is much > harder to interpret.... > > >>> + * bytes (whatever value for the second word) in Message RAM to > >>> + * avoid bit error for transmit data less than 4 bytes > >>> + */ > >>> + if (cf->len <= 4) > >>> + m_can_fifo_write(priv, 0, M_CAN_FIFO_DATA(i / 4 + 1), > >>> + 0x0); > >> > >> This workaround doesn't handle the dlc == 0 case, your error description > >> isn't completely if this is a problem, too. > > > You're right. > > I just checked the dlc == 0 case also had such issue and it also needs > > the extra 8 bytes write to avoid such issue. > > > > BTW the issue only happened on the first time when you send a frame with no > > data(dlc == 0) at the first time. > > e.g. > > root@imx6sxsabresd:~# ip link set can0 up type can bitrate 1000000 > > [ 62.326014] IPv6: ADDRCONF(NETDEV_CHANGE): can0: link becomes ready > > root@imx6sxsabresd:~# cansend can0 123#R > > [ 69.233645] m_can 20e8000.can can0: Bit Error Uncorrected > > [ 69.239167] m_can 20e8000.can can0: Bit Error Corrected > > > > If we send a frame success first (e.g. 5 bytes data), it will not fail > > again even you send no data frame (dlc == 0) later. > > > > The former failure of sending data less than 4 bytes is similar. > > > > Looks like the first 8 bytes of message ram has to be initialised > > for the first using. > > What about putting > > /* errata description goes here */ > m_can_fifo_write(priv, 0, M_CAN_FIFO_DATA(0), 0x0); > m_can_fifo_write(priv, 0, M_CAN_FIFO_DATA(1), 0x0); > > into the open() function? Can you ask the hardware colleges if this is a > functional workaround. > > >> It should be possible to change the for loop to go always to 8, or > >> simply unroll the loop: > >> > >> /* errata description goes here */ > >> m_can_fifo_write(priv, 0, M_CAN_FIFO_DATA(0), *(u32 *)(cf->data + 0)); > >> m_can_fifo_write(priv, 0, M_CAN_FIFO_DATA(1), *(u32 *)(cf->data + 4)); > >> > > > > Yes, i tried to fix it as follows. > > > > /* FIXME: we meet an IC issue that we have to write the full 8 > > * bytes (whatever value for the second word) in Message RAM to > > * avoid bit error for transmit data less than 4 bytes > > */ > > if (cf->len <= 4) { > > m_can_fifo_write(priv, 0, M_CAN_FIFO_DATA(0), > > *(u32 *)(cf->data + 0)); > > m_can_fifo_write(priv, 0, M_CAN_FIFO_DATA(1), > > *(u32 *)(cf->data + 4)); > > } else { > > for (i = 0; i < cf->len; i += 4) > > m_can_fifo_write(priv, 0, M_CAN_FIFO_DATA(i / 4), > > *(u32 *)(cf->data + i)); > > > > Will update the patch. > > Both branches of the above if are doing the same thing, I think you can > replace the while if ... else ... for with this: > Not the same thing. The later one will cover payload up to 64 bytes. > /* errata description goes here */ > m_can_fifo_write(priv, 0, M_CAN_FIFO_DATA(0), *(u32 *)(cf->data + 0)); > m_can_fifo_write(priv, 0, M_CAN_FIFO_DATA(1), *(u32 *)(cf->data + 4)); > > However if writing to DATA(0) and DATA(1) once in the open() function is > enough this code should stay as it is. I tried put them into open() function and the quick test showed it worked. Do you think it's ok to put things into open() function for this issue as follows? Regards Dong Aisheng > > Marc > -- > Pengutronix e.K. | Marc Kleine-Budde | > Industrial Linux Solutions | Phone: +49-231-2826-924 | > Vertretung West/Dortmund | Fax: +49-5121-206917-5555 | > Amtsgericht Hildesheim, HRA 2686 | http://www.pengutronix.de | > diff --git a/drivers/net/can/m_can/m_can.c b/drivers/net/can/m_can/m_can.c index 065e4f1..ca55988 100644 --- a/drivers/net/can/m_can/m_can.c +++ b/drivers/net/can/m_can/m_can.c @@ -901,6 +901,15 @@ static void m_can_chip_config(struct net_device *dev) /* set bittiming params */ m_can_set_bittiming(dev); + /* We meet an IC issue that we have to write the full 8 + * bytes (whatever value for the second word) in Message RAM to + * avoid bit error for transmit data less than 4 bytes at the first + * time. By initializing the first 8 bytes of tx buffer before using + * it can avoid such issue. + */ + m_can_fifo_write(priv, 0, M_CAN_FIFO_DATA(0), 0x0); + m_can_fifo_write(priv, 0, M_CAN_FIFO_DATA(1), 0x0); + m_can_config_endisable(priv, false); }