From patchwork Wed May 17 14:41:42 2023 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Romain Perier X-Patchwork-Id: 13245131 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org Received: from bombadil.infradead.org (bombadil.infradead.org [198.137.202.133]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.lore.kernel.org (Postfix) with ESMTPS id C9C00C77B7D for ; Wed, 17 May 2023 14:42:20 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; q=dns/txt; c=relaxed/relaxed; d=lists.infradead.org; s=bombadil.20210309; h=Sender: Content-Transfer-Encoding:Content-Type:List-Subscribe:List-Help:List-Post: List-Archive:List-Unsubscribe:List-Id:MIME-Version:References:In-Reply-To: Message-Id:Date:Subject:Cc:To:From:Reply-To:Content-ID:Content-Description: Resent-Date:Resent-From:Resent-Sender:Resent-To:Resent-Cc:Resent-Message-ID: List-Owner; bh=i+Gkq8h0FgrbFGBwhDczRFWOcwVjbT7hc9DT+6X0tfw=; b=aogdaCn/zzHSmd uA/NmFssXesIsYn+2U0RhSckUA69jNIWJlgpRrtgnOByc/0whdNp0aWEgQt/bLW2p0FPMUc+YEXsE w3kUzxl3gOybvSfqXEWLVIx3cZHfRjwhy2igwMuoKUEvSC4hFzJ4NsnUYe6N1OQQseq59e7m4rYSb jj3bFvAsfuMfmOl/JaDcgUhITXpnnTk8ZzUpIuEVNOrUOXbIOCJZosppzLMpZNDEtyzpDDNHOgnqQ Ol8nSmHd6a8fsaRciTCXZDxs7keela5sdqx5QtrRjfUM1A4uuLwuB6kBU++/6k1FnlY1xqFn2Yato eOFo4iX8F3FQu+HBisFw==; Received: from localhost ([::1] helo=bombadil.infradead.org) by bombadil.infradead.org with esmtp (Exim 4.96 #2 (Red Hat Linux)) id 1pzILo-00AA7t-1A; Wed, 17 May 2023 14:42:00 +0000 Received: from mail-wm1-x32a.google.com ([2a00:1450:4864:20::32a]) by bombadil.infradead.org with esmtps (Exim 4.96 #2 (Red Hat Linux)) id 1pzILh-00AA45-0M for linux-arm-kernel@lists.infradead.org; Wed, 17 May 2023 14:41:54 +0000 Received: by mail-wm1-x32a.google.com with SMTP id 5b1f17b1804b1-3f41dceb9d4so8622215e9.1 for ; Wed, 17 May 2023 07:41:50 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20221208; t=1684334509; x=1686926509; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:from:to:cc:subject:date :message-id:reply-to; bh=cm0zjjuOW1lpOVeKvpO2DYLBf4OIYsFQQGDnM8b+f28=; b=QnVqojtzrGoL4hHw5H+TUT+kRERzmGpxoOtgjPBOaTSOrfJHSkA+UbG7eXm7OJgRV4 rhHgGXXwBz+r9ZQgLh8GuGeoFRMd5b+PjWlvlxP9H8T0+Uw6/A15xyf8BEnvA93JC4AQ vyYnHDyXnONE0JAnsBjHG2nM20KxomswEUUyChZCLSjC5FKqspI6oy2fnamIdPKDZh0P O9l96dmzv9nFN5mECyYxcDHiiLjg3cTbTmaMfsvsf2S3wWE2BbG66CFFaV2oBrD8VbHi yV6Bx9+6+4Bnp1Pav8QyxoRCfwaP8YINbRSHrNPnyWstcV6AWP9LfBXTUFYqc+1/16rg Hmqw== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20221208; t=1684334509; x=1686926509; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:x-gm-message-state:from:to:cc :subject:date:message-id:reply-to; bh=cm0zjjuOW1lpOVeKvpO2DYLBf4OIYsFQQGDnM8b+f28=; b=kG3p7eXtDGomdF0kyHV1mVaDmGl0iA5sABtFooVgZiiRc3bgAC+5+YWZFZ9dzMZaVp EapxYPqbtvliUvFGMRosMH5sane0FOUwpUJKr8Jm+92Xxf4NR8Gr+GzrH0vQFMEhght5 SpxthJ65yD9wKvXtZBMBkHUizndyS+fK2gVFSJAOalDmI4EQJPgxBKf/IhWLvYAAn6t4 9ixhVRW/flj1huGD/zLpepH+GJYQgMABwF0jHY6uahnyXcZdlF4JLnFJINOBO0xEQXWo j/pj21VvshHiIXusV/4fRSpMqcKoClDQo6M0fd/UQiai4QZZ6IqG9qqdvWB983VmEJDi dTUw== X-Gm-Message-State: AC+VfDxlFh2a/dSh28azjbR4IoZ73W6kqBogno0gMwvn5P8Z08S+z5u7 QZK62B38wUB5VftCGwtGm4sPuK173dU= X-Google-Smtp-Source: ACHHUZ6sgLyjuNOg+HrPeWugT25ZXDNG4owSJ+H6DD7xZfDIJYvdXJo8DaHJOdzRATIXWEZqRk8VqQ== X-Received: by 2002:a7b:cd83:0:b0:3f4:2ae5:b35d with SMTP id y3-20020a7bcd83000000b003f42ae5b35dmr23383261wmj.40.1684334508850; Wed, 17 May 2023 07:41:48 -0700 (PDT) Received: from debby ([2a01:e0a:a6d:a8d0:7ff4:8f61:5574:9f95]) by smtp.gmail.com with ESMTPSA id o15-20020a05600c378f00b003f4289b18a7sm2598720wmr.5.2023.05.17.07.41.48 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Wed, 17 May 2023 07:41:48 -0700 (PDT) From: Romain Perier To: Alessandro Zummo , Alexandre Belloni , Daniel Palmer , Romain Perier , Rob Herring Cc: linux-rtc@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, linux-arm-kernel@lists.infradead.org Subject: [PATCH 1/3] rtc: Add support for the SSD20xD RTC Date: Wed, 17 May 2023 16:41:42 +0200 Message-Id: <20230517144144.365631-2-romain.perier@gmail.com> X-Mailer: git-send-email 2.39.2 In-Reply-To: <20230517144144.365631-1-romain.perier@gmail.com> References: <20230517144144.365631-1-romain.perier@gmail.com> MIME-Version: 1.0 X-CRM114-Version: 20100106-BlameMichelson ( TRE 0.8.0 (BSD) ) MR-646709E3 X-CRM114-CacheID: sfid-20230517_074153_151168_089A7478 X-CRM114-Status: GOOD ( 29.74 ) X-BeenThere: linux-arm-kernel@lists.infradead.org X-Mailman-Version: 2.1.34 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Sender: "linux-arm-kernel" Errors-To: linux-arm-kernel-bounces+linux-arm-kernel=archiver.kernel.org@lists.infradead.org Newer SigmaStar SSD20xD SoCs contain a really low power RTC (300uA claimed), capable of running while the system is sleeping (battery powered), this is not the case with the other RTC on older SoCs. This adds basic support for this RTC block. Signed-off-by: Romain Perier Co-developed-by: Daniel Palmer Signed-off-by: Daniel Palmer --- drivers/rtc/Kconfig | 11 ++ drivers/rtc/Makefile | 1 + drivers/rtc/rtc-ssd20xd.c | 249 ++++++++++++++++++++++++++++++++++++++ 3 files changed, 261 insertions(+) create mode 100644 drivers/rtc/rtc-ssd20xd.c diff --git a/drivers/rtc/Kconfig b/drivers/rtc/Kconfig index 753872408615..894151163ab8 100644 --- a/drivers/rtc/Kconfig +++ b/drivers/rtc/Kconfig @@ -1978,4 +1978,15 @@ config RTC_DRV_POLARFIRE_SOC This driver can also be built as a module, if so, the module will be called "rtc-mpfs". +config RTC_DRV_SSD20XD + tristate "SigmaStar SSD20XD RTC" + depends on ARCH_MSTARV7 || COMPILE_TEST + default ARCH_MSTARV7 + help + If you say yes here you get support for the SigmaStar SSD20XD On-Chip + Real Time Clock. + + This driver can also be built as a module, if so, the module + will be called "rtc-ssd20xd". + endif # RTC_CLASS diff --git a/drivers/rtc/Makefile b/drivers/rtc/Makefile index ea445d1ebb17..f14fff00a7aa 100644 --- a/drivers/rtc/Makefile +++ b/drivers/rtc/Makefile @@ -103,6 +103,7 @@ obj-$(CONFIG_RTC_DRV_MESON) += rtc-meson.o obj-$(CONFIG_RTC_DRV_MOXART) += rtc-moxart.o obj-$(CONFIG_RTC_DRV_MPC5121) += rtc-mpc5121.o obj-$(CONFIG_RTC_DRV_MSC313) += rtc-msc313.o +obj-$(CONFIG_RTC_DRV_SSD20XD) += rtc-ssd20xd.o obj-$(CONFIG_RTC_DRV_MSM6242) += rtc-msm6242.o obj-$(CONFIG_RTC_DRV_MT2712) += rtc-mt2712.o obj-$(CONFIG_RTC_DRV_MT6397) += rtc-mt6397.o diff --git a/drivers/rtc/rtc-ssd20xd.c b/drivers/rtc/rtc-ssd20xd.c new file mode 100644 index 000000000000..4dfa37109d88 --- /dev/null +++ b/drivers/rtc/rtc-ssd20xd.c @@ -0,0 +1,249 @@ +// SPDX-License-Identifier: GPL-2.0-only +/* + * Real time clocks driver for MStar/SigmaStar SSD20xD SoCs. + * + * (C) 2021 Daniel Palmer + * (C) 2023 Romain Perier + */ + +#include +#include +#include +#include +#include +#include +#include +#include + +#define REG_CTRL 0x0 +#define REG_CTRL1 0x4 +#define REG_ISO_CTRL 0xc +#define REG_WRDATA_L 0x10 +#define REG_WRDATA_H 0x14 +#define REG_ISOACK 0x20 +#define REG_RDDATA_L 0x24 +#define REG_RDDATA_H 0x28 +#define REG_RDCNT_L 0x30 +#define REG_RDCNT_H 0x34 +#define REG_CNT_TRIG 0x38 +#define REG_PWRCTRL 0x3c +#define REG_RTC_TEST 0x54 + +#define CNT_RD_TRIG_BIT BIT(0) +#define CNT_RD_BIT BIT(0) +#define BASE_WR_BIT BIT(1) +#define BASE_RD_BIT BIT(2) +#define CNT_RST_BIT BIT(3) +#define ISO_CTRL_ACK_MASK BIT(3) +#define ISO_CTRL_ACK_SHIFT 3 +#define SW0_WR_BIT BIT(5) +#define SW1_WR_BIT BIT(6) +#define SW0_RD_BIT BIT(7) +#define SW1_RD_BIT BIT(8) + +#define ISO_CTRL_MASK GENMASK(2, 0) + +struct ssd20xd_rtc { + struct rtc_device *rtc_dev; + void __iomem *base; +}; + +static u8 read_iso_en(void __iomem *base) +{ + return readb(base + REG_RTC_TEST) & 0x1; +} + +static u8 read_iso_ctrl_ack(void __iomem *base) +{ + return (readb(base + REG_ISOACK) & ISO_CTRL_ACK_MASK) >> ISO_CTRL_ACK_SHIFT; +} + +static int ssd20xd_rtc_isoctrl(struct ssd20xd_rtc *priv) +{ + static const unsigned int sequence[] = { 0x0, 0x1, 0x3, 0x7, 0x5, 0x1, 0x0 }; + unsigned int val; + struct device *dev = &priv->rtc_dev->dev; + int i, ret; + + /* + * This gates iso_en by writing a special sequence of bytes to iso_ctrl + * and ensuring that it has been correctly applied by reading iso_ctrl_ack + */ + for (i = 0; i < ARRAY_SIZE(sequence); i++) { + writeb(sequence[i] & ISO_CTRL_MASK, priv->base + REG_ISO_CTRL); + + ret = read_poll_timeout(read_iso_ctrl_ack, val, val == (i % 2), 100, + 20 * 100, true, priv->base); + if (ret) { + dev_err(dev, "Timeout waiting for ack byte %i (%x) of sequence\n", i, + sequence[i]); + return ret; + } + } + + /* + * At this point iso_en should be raised for 1ms + */ + ret = read_poll_timeout(read_iso_en, val, val, 100, 22 * 100, true, priv->base); + if (ret) + dev_err(dev, "Timeout waiting for iso_en\n"); + mdelay(2); + return 0; +} + +static void ssd20xd_rtc_read_reg(struct ssd20xd_rtc *priv, unsigned int reg, + unsigned int field, unsigned int *base) +{ + unsigned int l, h; + u16 val; + + /* Ask for the content of an RTC value into RDDATA by gating iso_en, + * then iso_en is gated and the content of RDDATA can be read + */ + val = readw(priv->base + reg); + writew(val | field, priv->base + reg); + ssd20xd_rtc_isoctrl(priv); + writew(val & ~field, priv->base + reg); + + l = readw(priv->base + REG_RDDATA_L); + h = readw(priv->base + REG_RDDATA_H); + + *base = (h << 16) | l; +} + +static void ssd20xd_rtc_write_reg(struct ssd20xd_rtc *priv, unsigned int reg, + unsigned int field, u32 base) +{ + u16 val; + + /* Set the content of an RTC value from WRDATA by gating iso_en */ + val = readw(priv->base + reg); + writew(val | field, priv->base + reg); + writew(base, priv->base + REG_WRDATA_L); + writew(base >> 16, priv->base + REG_WRDATA_H); + ssd20xd_rtc_isoctrl(priv); + writew(val & ~field, priv->base + reg); +} + +static int ssd20xd_rtc_read_counter(struct ssd20xd_rtc *priv, unsigned int *counter) +{ + unsigned int l, h; + u16 val; + + val = readw(priv->base + REG_CTRL1); + writew(val | CNT_RD_BIT, priv->base + REG_CTRL1); + ssd20xd_rtc_isoctrl(priv); + writew(val & ~CNT_RD_BIT, priv->base + REG_CTRL1); + + val = readw(priv->base + REG_CTRL1); + writew(val | CNT_RD_TRIG_BIT, priv->base + REG_CNT_TRIG); + writew(val & ~CNT_RD_TRIG_BIT, priv->base + REG_CNT_TRIG); + + l = readw(priv->base + REG_RDCNT_L); + h = readw(priv->base + REG_RDCNT_H); + + *counter = (h << 16) | l; + + return 0; +} + +static int ssd20xd_rtc_read_time(struct device *dev, struct rtc_time *tm) +{ + struct ssd20xd_rtc *priv = dev_get_drvdata(dev); + unsigned int sw0, base, counter; + u32 seconds; + int ret; + + /* Check that RTC is enabled by SW */ + ssd20xd_rtc_read_reg(priv, REG_CTRL, SW0_RD_BIT, &sw0); + if (sw0 != 1) + return -EINVAL; + + /* Get RTC base value from RDDATA */ + ssd20xd_rtc_read_reg(priv, REG_CTRL, BASE_RD_BIT, &base); + /* Get RTC counter value from RDDATA */ + ret = ssd20xd_rtc_read_counter(priv, &counter); + if (ret) + return ret; + + seconds = base + counter; + + rtc_time64_to_tm(seconds, tm); + + return 0; +} + +static int ssd20xd_rtc_reset_counter(struct ssd20xd_rtc *priv) +{ + u16 val; + + val = readw(priv->base + REG_CTRL); + writew(val | CNT_RST_BIT, priv->base + REG_CTRL); + ssd20xd_rtc_isoctrl(priv); + writew(val & ~CNT_RST_BIT, priv->base + REG_CTRL); + ssd20xd_rtc_isoctrl(priv); + + return 0; +} + +static int ssd20xd_rtc_set_time(struct device *dev, struct rtc_time *tm) +{ + struct ssd20xd_rtc *priv = dev_get_drvdata(dev); + unsigned long seconds = rtc_tm_to_time64(tm); + + ssd20xd_rtc_write_reg(priv, REG_CTRL, BASE_WR_BIT, seconds); + ssd20xd_rtc_reset_counter(priv); + ssd20xd_rtc_write_reg(priv, REG_CTRL, SW0_WR_BIT, 1); + + return 0; +} + +static const struct rtc_class_ops ssd20xd_rtc_ops = { + .read_time = ssd20xd_rtc_read_time, + .set_time = ssd20xd_rtc_set_time, +}; + +static int ssd20xd_rtc_probe(struct platform_device *pdev) +{ + struct device *dev = &pdev->dev; + struct ssd20xd_rtc *priv; + + priv = devm_kzalloc(&pdev->dev, sizeof(struct ssd20xd_rtc), GFP_KERNEL); + if (!priv) + return -ENOMEM; + + priv->base = devm_platform_ioremap_resource(pdev, 0); + if (IS_ERR(priv->base)) + return PTR_ERR(priv->base); + + priv->rtc_dev = devm_rtc_allocate_device(dev); + if (IS_ERR(priv->rtc_dev)) + return PTR_ERR(priv->rtc_dev); + + priv->rtc_dev->ops = &ssd20xd_rtc_ops; + priv->rtc_dev->range_max = U32_MAX; + + platform_set_drvdata(pdev, priv); + + return devm_rtc_register_device(priv->rtc_dev); +} + +static const struct of_device_id ssd20xd_rtc_of_match_table[] = { + { .compatible = "mstar,ssd20xd-rtc" }, + { } +}; +MODULE_DEVICE_TABLE(of, ssd20xd_rtc_of_match_table); + +static struct platform_driver ssd20xd_rtc_driver = { + .probe = ssd20xd_rtc_probe, + .driver = { + .name = "ssd20xd-rtc", + .of_match_table = ssd20xd_rtc_of_match_table, + }, +}; +module_platform_driver(ssd20xd_rtc_driver); + +MODULE_AUTHOR("Daniel Palmer "); +MODULE_AUTHOR("Romain Perier "); +MODULE_DESCRIPTION("MStar SSD20xD RTC Driver"); +MODULE_LICENSE("GPL v2");