Message ID | 20240108085228.4727-4-zajec5@gmail.com (mailing list archive) |
---|---|
State | New, archived |
Headers | show |
Series | mt7988: initial DT changes | expand |
On Mon, Jan 08, 2024 at 09:52:28AM +0100, Rafał Miłecki wrote: > From: Rafał Miłecki <rafal@milecki.pl> > > Add bindings of on-SoC clocks. > > Signed-off-by: Rafał Miłecki <rafal@milecki.pl> Reviewed-by: Daniel Golle <daniel@makrotopia.org> > --- > V2: New PATCH in the series thanks to Daniel's bindings work > > arch/arm64/boot/dts/mediatek/mt7988a.dtsi | 41 ++++++++++++++++++++++- > 1 file changed, 40 insertions(+), 1 deletion(-) > > diff --git a/arch/arm64/boot/dts/mediatek/mt7988a.dtsi b/arch/arm64/boot/dts/mediatek/mt7988a.dtsi > index 5a778188ac21..bba97de4fb44 100644 > --- a/arch/arm64/boot/dts/mediatek/mt7988a.dtsi > +++ b/arch/arm64/boot/dts/mediatek/mt7988a.dtsi > @@ -78,12 +78,51 @@ gic: interrupt-controller@c000000 { > #interrupt-cells = <3>; > }; > > - watchdog@1001c000 { > + clock-controller@10001000 { > + compatible = "mediatek,mt7988-infracfg", "syscon"; > + reg = <0 0x10001000 0 0x1000>; > + #clock-cells = <1>; > + }; > + > + clock-controller@1001b000 { > + compatible = "mediatek,mt7988-topckgen", "syscon"; > + reg = <0 0x1001b000 0 0x1000>; > + #clock-cells = <1>; > + }; > + > + watchdog: watchdog@1001c000 { > compatible = "mediatek,mt7988-wdt"; > reg = <0 0x1001c000 0 0x1000>; > interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>; > #reset-cells = <1>; > }; > + > + clock-controller@1001e000 { > + compatible = "mediatek,mt7988-apmixedsys"; > + reg = <0 0x1001e000 0 0x1000>; > + #clock-cells = <1>; > + }; > + > + clock-controller@11f40000 { > + compatible = "mediatek,mt7988-xfi-pll"; > + reg = <0 0x11f40000 0 0x1000>; > + resets = <&watchdog 16>; > + #clock-cells = <1>; > + }; > + > + clock-controller@15000000 { > + compatible = "mediatek,mt7988-ethsys", "syscon"; > + reg = <0 0x15000000 0 0x1000>; > + #clock-cells = <1>; > + #reset-cells = <1>; > + }; > + > + clock-controller@15031000 { > + compatible = "mediatek,mt7988-ethwarp"; > + reg = <0 0x15031000 0 0x1000>; > + #clock-cells = <1>; > + #reset-cells = <1>; > + }; > }; > > timer { > -- > 2.35.3 >
diff --git a/arch/arm64/boot/dts/mediatek/mt7988a.dtsi b/arch/arm64/boot/dts/mediatek/mt7988a.dtsi index 5a778188ac21..bba97de4fb44 100644 --- a/arch/arm64/boot/dts/mediatek/mt7988a.dtsi +++ b/arch/arm64/boot/dts/mediatek/mt7988a.dtsi @@ -78,12 +78,51 @@ gic: interrupt-controller@c000000 { #interrupt-cells = <3>; }; - watchdog@1001c000 { + clock-controller@10001000 { + compatible = "mediatek,mt7988-infracfg", "syscon"; + reg = <0 0x10001000 0 0x1000>; + #clock-cells = <1>; + }; + + clock-controller@1001b000 { + compatible = "mediatek,mt7988-topckgen", "syscon"; + reg = <0 0x1001b000 0 0x1000>; + #clock-cells = <1>; + }; + + watchdog: watchdog@1001c000 { compatible = "mediatek,mt7988-wdt"; reg = <0 0x1001c000 0 0x1000>; interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>; #reset-cells = <1>; }; + + clock-controller@1001e000 { + compatible = "mediatek,mt7988-apmixedsys"; + reg = <0 0x1001e000 0 0x1000>; + #clock-cells = <1>; + }; + + clock-controller@11f40000 { + compatible = "mediatek,mt7988-xfi-pll"; + reg = <0 0x11f40000 0 0x1000>; + resets = <&watchdog 16>; + #clock-cells = <1>; + }; + + clock-controller@15000000 { + compatible = "mediatek,mt7988-ethsys", "syscon"; + reg = <0 0x15000000 0 0x1000>; + #clock-cells = <1>; + #reset-cells = <1>; + }; + + clock-controller@15031000 { + compatible = "mediatek,mt7988-ethwarp"; + reg = <0 0x15031000 0 0x1000>; + #clock-cells = <1>; + #reset-cells = <1>; + }; }; timer {