From patchwork Tue Feb 20 06:07:14 2024 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Anup Patel X-Patchwork-Id: 13563433 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org Received: from bombadil.infradead.org (bombadil.infradead.org [198.137.202.133]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.lore.kernel.org (Postfix) with ESMTPS id 2C1D8C48BC4 for ; Tue, 20 Feb 2024 06:11:48 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; q=dns/txt; c=relaxed/relaxed; d=lists.infradead.org; s=bombadil.20210309; h=Sender: Content-Transfer-Encoding:Content-Type:List-Subscribe:List-Help:List-Post: List-Archive:List-Unsubscribe:List-Id:MIME-Version:References:In-Reply-To: Message-Id:Date:Subject:Cc:To:From:Reply-To:Content-ID:Content-Description: Resent-Date:Resent-From:Resent-Sender:Resent-To:Resent-Cc:Resent-Message-ID: List-Owner; bh=XrHffrEsQp8If+flqGvpfSpfBz6oK5L2MAi/DgWhZ/c=; b=m1xUmWY1Cl903d i2BtCKCowgpozEDdrk3R3gYvmLuCJihapWVpr+/7CMOZEjZNFu1tmqeQaJPqXh+/WZB3nNJ0Srqhs h/mvLRwr/NlLYPJopEZFqhNQycj4d1x4WHEQnWRPqCHexQT7u6Y9VZ3PCv8CrE+LKEe61ld9y69ds Az3Q/sQ6ZX7sc3QS4zQLIC/Ze1o9RVEyW7wSTpECIpz5U/Z5tNTl8knobn42/m4DrQ0VZtBknZlOi 9GmHxa9vnySDGa/Ecod9wrYqDmpRUkyj5pTRWltUzw9jaJGLleUox3uym/ctyQw+LXAmmHYwfUIjH 4MT5Q8bykSFDdQ8fAYtA==; Received: from localhost ([::1] helo=bombadil.infradead.org) by bombadil.infradead.org with esmtp (Exim 4.97.1 #2 (Red Hat Linux)) id 1rcJLp-0000000DJz8-3rXG; Tue, 20 Feb 2024 06:11:33 +0000 Received: from desiato.infradead.org ([2001:8b0:10b:1:d65d:64ff:fe57:4e05]) by bombadil.infradead.org with esmtps (Exim 4.97.1 #2 (Red Hat Linux)) id 1rcJLb-0000000DJuX-1v1l for linux-arm-kernel@bombadil.infradead.org; Tue, 20 Feb 2024 06:11:19 +0000 DKIM-Signature: v=1; a=rsa-sha256; q=dns/txt; c=relaxed/relaxed; d=infradead.org; s=desiato.20200630; h=Content-Transfer-Encoding:MIME-Version :References:In-Reply-To:Message-Id:Date:Subject:Cc:To:From:Sender:Reply-To: Content-Type:Content-ID:Content-Description; bh=TYQsgV6mmNiNxm7fkk00HaM0IkP9BeYIjrigTOut9Eg=; b=DOjoK0SFg+H6IZ4WL5TXgKCBMn 7YB2lL35k1F0sb1U9nbE4g2s8fpHe/HSbn9NTedHfradtuB3WY7I4K6BrUS2ER4ZLADFwCephRZJL ata8wWtKLnOKKFuXYH6jJl9c8C3kWLpfeGbtZtrklEvwpWq8q4eMWYbk5Xs2ELvPWmvnxNthtxnWV UYqTZQC+u0ENzO4EPpqyU9GGOrYj95Vn8dJKWlo9rPQZYttEJJnG+zKxtt3D74u8Yg6tfpb/AGqWz CZthbq1b6jpmsquxLRtqWVz03f5+lo13TJAqd4VwYbSu3lvoKAUIrXLJbkppcsmOjw6cAZK5JKtD1 Up0g8t7A==; Received: from mail-pl1-x629.google.com ([2607:f8b0:4864:20::629]) by desiato.infradead.org with esmtps (Exim 4.97.1 #2 (Red Hat Linux)) id 1rcJJ3-00000001aOI-3j7b for linux-arm-kernel@lists.infradead.org; Tue, 20 Feb 2024 06:11:15 +0000 Received: by mail-pl1-x629.google.com with SMTP id d9443c01a7336-1dc0d11d1b7so7906675ad.2 for ; Mon, 19 Feb 2024 22:08:41 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=ventanamicro.com; s=google; t=1708409319; x=1709014119; darn=lists.infradead.org; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:from:to:cc:subject:date :message-id:reply-to; bh=TYQsgV6mmNiNxm7fkk00HaM0IkP9BeYIjrigTOut9Eg=; b=LSCaiXK58Vv5t61Cb7yR049f0FigR6azxLvNYE2ZK5DfrP9HxvmWdNSSI9WgpQIWa6 mjRcGlshOMtesdiaaPEQiuuPY7uun/xPsBv/6nNTcbKM26NoBKtahuiECmeqBw81MDFt WJZ0W9U3+YawOg0WrCIMF9QvywXBmeP14KwfqByYtZ/wxCBGh4B6UDcCkd9EiEM4owJh X4a7rnoZFVrj9xI1mkRXDc0ZQ7oWqla9O2hC08od0tAsfPbtNJoRPHR0xEt4olQXUv3B snnhKGfJ+jn15PGMt0tVm/DcHExG1+/XYt6Brow0EDBRlP6UWv5iTLtNwmnYQHpjOEfE kfaA== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20230601; t=1708409319; x=1709014119; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:x-gm-message-state:from:to:cc :subject:date:message-id:reply-to; bh=TYQsgV6mmNiNxm7fkk00HaM0IkP9BeYIjrigTOut9Eg=; b=HPWj6UsEmXQJBL9TKZraz+QHQfHaxzfnsG5WWbIqxC1i8Rl+YE+bnz2xcY1IznG84D /KKEQI5Op5iHsu9xhHO3dNT87Oqoda2lCmY8psN8Ul/zy4QMhEOi/p2/JGLpcVm/fKpD AXL6MaEgPJE7jXtVPUQam0yv8050vrqC9C1ptgv/AjpprT7NeD756sAIXjB7Y5y8hVtf OoTT5FUBEt6piQOWZ0wdXCRa6xBShAP4/iPuH6czSb5/BEO/SRgt7DiNbieOg7SQHA3J 8inLkjmvxOBOygEXDB2s2ymfYRzgm0mOAq+C5UUrByzozB4GlYjaZBmbEDsIkPjw2/wT RVPA== X-Forwarded-Encrypted: i=1; AJvYcCWq0oMF58robC9fePsrTZzb76nwuzFPBtp6V49/ezr9MkBKKEEFmPhZP1PIZNywVc+x0qsOpr2/R9823EAzILIYar96qsdLC8DQB03Q/toa019mP/s= X-Gm-Message-State: AOJu0Yw48Z1u3NpZWf0E3l+jMpk9vvIC4Vcf6ajahaKG4Ow904ivbyy6 djR36hTqaYLvMjCZ9MKNQypOhkZMflBnYequJIPvyFwTPtJobRLriMf3GED6U5I= X-Google-Smtp-Source: AGHT+IHD1saRLtcm4hC6aizW1Tt13A4IzEDer0NHElSIuQmEZba4vL4yXcY1NV+86VpOlUE0hG4vcA== X-Received: by 2002:a17:903:32cd:b0:1dc:f25:e9e8 with SMTP id i13-20020a17090332cd00b001dc0f25e9e8mr2507315plr.4.1708409319450; Mon, 19 Feb 2024 22:08:39 -0800 (PST) Received: from anup-ubuntu-vm.localdomain ([171.76.80.86]) by smtp.gmail.com with ESMTPSA id j6-20020a17090276c600b001db4c89aea5sm5368114plt.158.2024.02.19.22.08.34 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Mon, 19 Feb 2024 22:08:39 -0800 (PST) From: Anup Patel To: Palmer Dabbelt , Paul Walmsley , Thomas Gleixner , Rob Herring , Krzysztof Kozlowski , Frank Rowand , Conor Dooley Cc: Marc Zyngier , =?utf-8?b?QmrDtnJuIFTDtnBlbA==?= , Atish Patra , Andrew Jones , Sunil V L , Saravana Kannan , Anup Patel , linux-riscv@lists.infradead.org, linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org, devicetree@vger.kernel.org, Anup Patel , Conor Dooley Subject: [PATCH v13 09/13] dt-bindings: interrupt-controller: Add RISC-V advanced PLIC Date: Tue, 20 Feb 2024 11:37:14 +0530 Message-Id: <20240220060718.823229-10-apatel@ventanamicro.com> X-Mailer: git-send-email 2.34.1 In-Reply-To: <20240220060718.823229-1-apatel@ventanamicro.com> References: <20240220060718.823229-1-apatel@ventanamicro.com> MIME-Version: 1.0 X-CRM114-Version: 20100106-BlameMichelson ( TRE 0.8.0 (BSD) ) MR-646709E3 X-CRM114-CacheID: sfid-20240220_060914_075898_49FE6F19 X-CRM114-Status: GOOD ( 17.25 ) X-BeenThere: linux-arm-kernel@lists.infradead.org X-Mailman-Version: 2.1.34 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Sender: "linux-arm-kernel" Errors-To: linux-arm-kernel-bounces+linux-arm-kernel=archiver.kernel.org@lists.infradead.org We add DT bindings document for RISC-V advanced platform level interrupt controller (APLIC) defined by the RISC-V advanced interrupt architecture (AIA) specification. Signed-off-by: Anup Patel Reviewed-by: Conor Dooley --- .../interrupt-controller/riscv,aplic.yaml | 172 ++++++++++++++++++ 1 file changed, 172 insertions(+) create mode 100644 Documentation/devicetree/bindings/interrupt-controller/riscv,aplic.yaml diff --git a/Documentation/devicetree/bindings/interrupt-controller/riscv,aplic.yaml b/Documentation/devicetree/bindings/interrupt-controller/riscv,aplic.yaml new file mode 100644 index 000000000000..190a6499c932 --- /dev/null +++ b/Documentation/devicetree/bindings/interrupt-controller/riscv,aplic.yaml @@ -0,0 +1,172 @@ +# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/interrupt-controller/riscv,aplic.yaml# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: RISC-V Advanced Platform Level Interrupt Controller (APLIC) + +maintainers: + - Anup Patel + +description: + The RISC-V advanced interrupt architecture (AIA) defines an advanced + platform level interrupt controller (APLIC) for handling wired interrupts + in a RISC-V platform. The RISC-V AIA specification can be found at + https://github.com/riscv/riscv-aia. + + The RISC-V APLIC is implemented as hierarchical APLIC domains where all + interrupt sources connect to the root APLIC domain and a parent APLIC + domain can delegate interrupt sources to it's child APLIC domains. There + is one device tree node for each APLIC domain. + +allOf: + - $ref: /schemas/interrupt-controller.yaml# + +properties: + compatible: + items: + - enum: + - qemu,aplic + - const: riscv,aplic + + reg: + maxItems: 1 + + interrupt-controller: true + + "#interrupt-cells": + const: 2 + + interrupts-extended: + minItems: 1 + maxItems: 16384 + description: + Given APLIC domain directly injects external interrupts to a set of + RISC-V HARTS (or CPUs). Each node pointed to should be a riscv,cpu-intc + node, which has a CPU node (i.e. RISC-V HART) as parent. + + msi-parent: + description: + Given APLIC domain forwards wired interrupts as MSIs to a AIA incoming + message signaled interrupt controller (IMSIC). If both "msi-parent" and + "interrupts-extended" properties are present then it means the APLIC + domain supports both MSI mode and Direct mode in HW. In this case, the + APLIC driver has to choose between MSI mode or Direct mode. + + riscv,num-sources: + $ref: /schemas/types.yaml#/definitions/uint32 + minimum: 1 + maximum: 1023 + description: + Specifies the number of wired interrupt sources supported by this + APLIC domain. + + riscv,children: + $ref: /schemas/types.yaml#/definitions/phandle-array + minItems: 1 + maxItems: 1024 + items: + maxItems: 1 + description: + A list of child APLIC domains for the given APLIC domain. Each child + APLIC domain is assigned a child index in increasing order, with the + first child APLIC domain assigned child index 0. The APLIC domain child + index is used by firmware to delegate interrupts from the given APLIC + domain to a particular child APLIC domain. + + riscv,delegation: + $ref: /schemas/types.yaml#/definitions/phandle-array + minItems: 1 + maxItems: 1024 + items: + items: + - description: child APLIC domain phandle + - description: first interrupt number of the parent APLIC domain (inclusive) + - description: last interrupt number of the parent APLIC domain (inclusive) + description: + A interrupt delegation list where each entry is a triple consisting + of child APLIC domain phandle, first interrupt number of the parent + APLIC domain, and last interrupt number of the parent APLIC domain. + Firmware must configure interrupt delegation registers based on + interrupt delegation list. + +dependencies: + riscv,delegation: [ "riscv,children" ] + +required: + - compatible + - reg + - interrupt-controller + - "#interrupt-cells" + - riscv,num-sources + +anyOf: + - required: + - interrupts-extended + - required: + - msi-parent + +unevaluatedProperties: false + +examples: + - | + // Example 1 (APLIC domains directly injecting interrupt to HARTs): + + interrupt-controller@c000000 { + compatible = "qemu,aplic", "riscv,aplic"; + interrupts-extended = <&cpu1_intc 11>, + <&cpu2_intc 11>, + <&cpu3_intc 11>, + <&cpu4_intc 11>; + reg = <0xc000000 0x4080>; + interrupt-controller; + #interrupt-cells = <2>; + riscv,num-sources = <63>; + riscv,children = <&aplic1>, <&aplic2>; + riscv,delegation = <&aplic1 1 63>; + }; + + aplic1: interrupt-controller@d000000 { + compatible = "qemu,aplic", "riscv,aplic"; + interrupts-extended = <&cpu1_intc 9>, + <&cpu2_intc 9>; + reg = <0xd000000 0x4080>; + interrupt-controller; + #interrupt-cells = <2>; + riscv,num-sources = <63>; + }; + + aplic2: interrupt-controller@e000000 { + compatible = "qemu,aplic", "riscv,aplic"; + interrupts-extended = <&cpu3_intc 9>, + <&cpu4_intc 9>; + reg = <0xe000000 0x4080>; + interrupt-controller; + #interrupt-cells = <2>; + riscv,num-sources = <63>; + }; + + - | + // Example 2 (APLIC domains forwarding interrupts as MSIs): + + interrupt-controller@c000000 { + compatible = "qemu,aplic", "riscv,aplic"; + msi-parent = <&imsic_mlevel>; + reg = <0xc000000 0x4000>; + interrupt-controller; + #interrupt-cells = <2>; + riscv,num-sources = <63>; + riscv,children = <&aplic3>; + riscv,delegation = <&aplic3 1 63>; + }; + + aplic3: interrupt-controller@d000000 { + compatible = "qemu,aplic", "riscv,aplic"; + msi-parent = <&imsic_slevel>; + reg = <0xd000000 0x4000>; + interrupt-controller; + #interrupt-cells = <2>; + riscv,num-sources = <63>; + }; +...