@@ -288,6 +288,109 @@ static const u16 a8_pmu_event_affinity[A8_PMU_PERFCTR_LAST + 1] = {
[A8_PMU_PERFCTR_UNKNOWN_f7] = ONLY_3_5_7,
};
+
+enum a9_pmu_events {
+ A9_PMU_PERFCTR_UNKNOWN_1 = 0x1,
+ A9_PMU_PERFCTR_CORE_ACTIVE_CYCLE = 0x2,
+ A9_PMU_PERFCTR_L2_TLB_MISS_INSTRUCTION = 0xa,
+ A9_PMU_PERFCTR_L2_TLB_MISS_DATA = 0xb,
+ A9_PMU_PERFCTR_L2C_AGENT_LD = 0x1a,
+ A9_PMU_PERFCTR_L2C_AGENT_LD_MISS = 0x1b,
+ A9_PMU_PERFCTR_L2C_AGENT_ST = 0x1c,
+ A9_PMU_PERFCTR_L2C_AGENT_ST_MISS = 0x1d,
+ A9_PMU_PERFCTR_SCHEDULE_UOP = 0x52,
+ A9_PMU_PERFCTR_MAP_REWIND = 0x75,
+ A9_PMU_PERFCTR_MAP_STALL = 0x76,
+ A9_PMU_PERFCTR_MAP_INT_UOP = 0x7c,
+ A9_PMU_PERFCTR_MAP_LDST_UOP = 0x7d,
+ A9_PMU_PERFCTR_MAP_SIMD_UOP = 0x7e,
+ A9_PMU_PERFCTR_FLUSH_RESTART_OTHER_NONSPEC = 0x84,
+ A9_PMU_PERFCTR_INST_ALL = 0x8c,
+ A9_PMU_PERFCTR_INST_BRANCH = 0x8d,
+ A9_PMU_PERFCTR_INST_BRANCH_CALL = 0x8e,
+ A9_PMU_PERFCTR_INST_BRANCH_RET = 0x8f,
+ A9_PMU_PERFCTR_INST_BRANCH_TAKEN = 0x90,
+ A9_PMU_PERFCTR_INST_BRANCH_INDIR = 0x93,
+ A9_PMU_PERFCTR_INST_BRANCH_COND = 0x94,
+ A9_PMU_PERFCTR_INST_INT_LD = 0x95,
+ A9_PMU_PERFCTR_INST_INT_ST = 0x96,
+ A9_PMU_PERFCTR_INST_INT_ALU = 0x97,
+ A9_PMU_PERFCTR_INST_SIMD_LD = 0x98,
+ A9_PMU_PERFCTR_INST_SIMD_ST = 0x99,
+ A9_PMU_PERFCTR_INST_SIMD_ALU = 0x9a,
+ A9_PMU_PERFCTR_INST_LDST = 0x9b,
+ A9_PMU_PERFCTR_INST_BARRIER = 0x9c,
+ A9_PMU_PERFCTR_UNKNOWN_9f = 0x9f,
+ A9_PMU_PERFCTR_L1D_TLB_ACCESS = 0xa0,
+ A9_PMU_PERFCTR_L1D_TLB_MISS = 0xa1,
+ A9_PMU_PERFCTR_L1D_CACHE_MISS_ST = 0xa2,
+ A9_PMU_PERFCTR_L1D_CACHE_MISS_LD = 0xa3,
+ A9_PMU_PERFCTR_LD_UNIT_UOP = 0xa6,
+ A9_PMU_PERFCTR_ST_UNIT_UOP = 0xa7,
+ A9_PMU_PERFCTR_L1D_CACHE_WRITEBACK = 0xa8,
+ A9_PMU_PERFCTR_LDST_X64_UOP = 0xb1,
+ A9_PMU_PERFCTR_ATOMIC_OR_EXCLUSIVE_SUCC = 0xb3,
+ A9_PMU_PERFCTR_ATOMIC_OR_EXCLUSIVE_FAIL = 0xb4,
+ A9_PMU_PERFCTR_L1D_CACHE_MISS_LD_NONSPEC = 0xbf,
+ A9_PMU_PERFCTR_L1D_CACHE_MISS_ST_NONSPEC = 0xc0,
+ A9_PMU_PERFCTR_L1D_TLB_MISS_NONSPEC = 0xc1,
+ A9_PMU_PERFCTR_ST_MEMORY_ORDER_VIOLATION_NONSPEC = 0xc4,
+ A9_PMU_PERFCTR_BRANCH_COND_MISPRED_NONSPEC = 0xc5,
+ A9_PMU_PERFCTR_BRANCH_INDIR_MISPRED_NONSPEC = 0xc6,
+ A9_PMU_PERFCTR_BRANCH_RET_INDIR_MISPRED_NONSPEC = 0xc8,
+ A9_PMU_PERFCTR_BRANCH_CALL_INDIR_MISPRED_NONSPEC = 0xca,
+ A9_PMU_PERFCTR_BRANCH_MISPRED_NONSPEC = 0xcb,
+ A9_PMU_PERFCTR_FED_IC_MISS_DEMAND = 0xd3,
+ A9_PMU_PERFCTR_L1I_TLB_MISS_DEMAND = 0xd4,
+ A9_PMU_PERFCTR_MAP_DISPATCH_BUBBLE = 0xd6,
+ A9_PMU_PERFCTR_FETCH_RESTART = 0xde,
+ A9_PMU_PERFCTR_ST_NT_UOP = 0xe5,
+ A9_PMU_PERFCTR_LD_NT_UOP = 0xe6,
+ A9_PMU_PERFCTR_UNKNOWN_f6 = 0xf6,
+ A9_PMU_PERFCTR_UNKNOWN_f7 = 0xf7,
+ A9_PMU_PERFCTR_LAST = M1_PMU_CFG_EVENT,
+
+ /*
+ * From this point onwards, these are not actual HW events,
+ * but attributes that get stored in hw->config_base.
+ */
+ A9_PMU_CFG_COUNT_USER = BIT(8),
+ A9_PMU_CFG_COUNT_KERNEL = BIT(9),
+};
+
+static const u16 a9_pmu_event_affinity[A9_PMU_PERFCTR_LAST + 1] = {
+ [0 ... A9_PMU_PERFCTR_LAST] = ANY_BUT_0_1,
+ [A9_PMU_PERFCTR_UNKNOWN_1] = BIT(7),
+ [A9_PMU_PERFCTR_CORE_ACTIVE_CYCLE] = ANY_BUT_0_1 | BIT(0),
+ [A9_PMU_PERFCTR_INST_ALL] = BIT(7) | BIT(1),
+ [A9_PMU_PERFCTR_INST_BRANCH] = ONLY_5_6_7,
+ [A9_PMU_PERFCTR_INST_BRANCH_CALL] = ONLY_5_6_7,
+ [A9_PMU_PERFCTR_INST_BRANCH_RET] = ONLY_5_6_7,
+ [A9_PMU_PERFCTR_INST_BRANCH_TAKEN] = ONLY_5_6_7,
+ [A9_PMU_PERFCTR_INST_BRANCH_INDIR] = ONLY_5_6_7,
+ [A9_PMU_PERFCTR_INST_BRANCH_COND] = ONLY_5_6_7,
+ [A9_PMU_PERFCTR_INST_INT_LD] = ONLY_5_6_7,
+ [A9_PMU_PERFCTR_INST_INT_ST] = ONLY_5_6_7,
+ [A9_PMU_PERFCTR_INST_INT_ALU] = BIT(7),
+ [A9_PMU_PERFCTR_INST_SIMD_LD] = ONLY_5_6_7,
+ [A9_PMU_PERFCTR_INST_SIMD_ST] = ONLY_5_6_7,
+ [A9_PMU_PERFCTR_INST_SIMD_ALU] = BIT(7),
+ [A9_PMU_PERFCTR_INST_LDST] = ONLY_5_6_7,
+ [A9_PMU_PERFCTR_INST_BARRIER] = ONLY_5_6_7,
+ [A9_PMU_PERFCTR_UNKNOWN_9f] = BIT(7),
+ [A9_PMU_PERFCTR_L1D_CACHE_MISS_LD_NONSPEC] = ONLY_5_6_7,
+ [A9_PMU_PERFCTR_L1D_CACHE_MISS_ST_NONSPEC] = ONLY_5_6_7,
+ [A9_PMU_PERFCTR_L1D_TLB_MISS_NONSPEC] = ONLY_5_6_7,
+ [A9_PMU_PERFCTR_ST_MEMORY_ORDER_VIOLATION_NONSPEC] = ONLY_5_6_7,
+ [A9_PMU_PERFCTR_BRANCH_COND_MISPRED_NONSPEC] = ONLY_5_6_7,
+ [A9_PMU_PERFCTR_BRANCH_INDIR_MISPRED_NONSPEC] = ONLY_5_6_7,
+ [A9_PMU_PERFCTR_BRANCH_RET_INDIR_MISPRED_NONSPEC] = ONLY_5_6_7,
+ [A9_PMU_PERFCTR_BRANCH_CALL_INDIR_MISPRED_NONSPEC] = ONLY_5_6_7,
+ [A9_PMU_PERFCTR_BRANCH_MISPRED_NONSPEC] = ONLY_5_6_7,
+ [A9_PMU_PERFCTR_UNKNOWN_f6] = ONLY_3_5_7,
+ [A9_PMU_PERFCTR_UNKNOWN_f7] = ONLY_3_5_7,
+};
+
enum m1_pmu_events {
M1_PMU_PERFCTR_RETIRE_UOP = 0x1,
M1_PMU_PERFCTR_CORE_ACTIVE_CYCLE = 0x2,
@@ -758,6 +861,12 @@ static int a8_pmu_get_event_idx(struct pmu_hw_events *cpuc,
return apple_pmu_get_event_idx(cpuc, event, a8_pmu_event_affinity);
}
+static int a9_pmu_get_event_idx(struct pmu_hw_events *cpuc,
+ struct perf_event *event)
+{
+ return apple_pmu_get_event_idx(cpuc, event, a9_pmu_event_affinity);
+}
+
static int m1_pmu_get_event_idx(struct pmu_hw_events *cpuc,
struct perf_event *event)
{
@@ -917,6 +1026,16 @@ static int a8_pmu_typhoon_init(struct arm_pmu *cpu_pmu)
return apple_pmu_init(cpu_pmu, A7_PMU_NR_COUNTERS);
}
+static int a9_pmu_twister_init(struct arm_pmu *cpu_pmu)
+{
+ cpu_pmu->name = "apple_twister_pmu";
+ cpu_pmu->get_event_idx = a9_pmu_get_event_idx;
+ cpu_pmu->map_event = m1_pmu_map_event;
+ cpu_pmu->reset = a7_pmu_reset;
+ cpu_pmu->start = a7_pmu_start;
+ return apple_pmu_init(cpu_pmu, A7_PMU_NR_COUNTERS);
+}
+
static int m1_pmu_ice_init(struct arm_pmu *cpu_pmu)
{
cpu_pmu->name = "apple_icestorm_pmu";
@@ -962,6 +1081,7 @@ static const struct of_device_id m1_pmu_of_device_ids[] = {
{ .compatible = "apple,blizzard-pmu", .data = m2_pmu_blizzard_init, },
{ .compatible = "apple,icestorm-pmu", .data = m1_pmu_ice_init, },
{ .compatible = "apple,firestorm-pmu", .data = m1_pmu_fire_init, },
+ { .compatible = "apple,twister-pmu", .data = a9_pmu_twister_init, },
{ .compatible = "apple,typhoon-pmu", .data = a8_pmu_typhoon_init, },
{ .compatible = "apple,cyclone-pmu", .data = a7_pmu_cyclone_init, },
{ },
Add support for CPU PMU found in the Apple A9 and A9X SoCs. Signed-off-by: Nick Chan <towinchenmi@gmail.com> --- drivers/perf/apple_m1_cpu_pmu.c | 120 ++++++++++++++++++++++++++++++++++++++++ 1 file changed, 120 insertions(+)