From patchwork Fri Oct 28 06:50:15 2016 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Yangbo Lu X-Patchwork-Id: 9401325 Return-Path: Received: from mail.wl.linuxfoundation.org (pdx-wl-mail.web.codeaurora.org [172.30.200.125]) by pdx-korg-patchwork.web.codeaurora.org (Postfix) with ESMTP id ABEB860588 for ; Fri, 28 Oct 2016 07:04:08 +0000 (UTC) Received: from mail.wl.linuxfoundation.org (localhost [127.0.0.1]) by mail.wl.linuxfoundation.org (Postfix) with ESMTP id 97E862A5C2 for ; Fri, 28 Oct 2016 07:04:08 +0000 (UTC) Received: by mail.wl.linuxfoundation.org (Postfix, from userid 486) id 89CA12A5D0; Fri, 28 Oct 2016 07:04:08 +0000 (UTC) X-Spam-Checker-Version: SpamAssassin 3.3.1 (2010-03-16) on pdx-wl-mail.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-6.9 required=2.0 tests=BAYES_00,RCVD_IN_DNSWL_HI autolearn=ham version=3.3.1 Received: from vger.kernel.org (vger.kernel.org [209.132.180.67]) by mail.wl.linuxfoundation.org (Postfix) with ESMTP id 458322A5C2 for ; Fri, 28 Oct 2016 07:04:07 +0000 (UTC) Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S965837AbcJ1HDx (ORCPT ); Fri, 28 Oct 2016 03:03:53 -0400 Received: from mail-co1nam03on0045.outbound.protection.outlook.com ([104.47.40.45]:19615 "EHLO NAM03-CO1-obe.outbound.protection.outlook.com" rhost-flags-OK-OK-OK-FAIL) by vger.kernel.org with ESMTP id S965129AbcJ1HDq (ORCPT ); Fri, 28 Oct 2016 03:03:46 -0400 Received: from BN3PR0301CA0050.namprd03.prod.outlook.com (10.160.152.146) by CY1PR03MB2378.namprd03.prod.outlook.com (10.166.207.153) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_CBC_SHA384_P384) id 15.1.679.12; Fri, 28 Oct 2016 07:03:38 +0000 Received: from BN1BFFO11FD021.protection.gbl (2a01:111:f400:7c10::1:171) by BN3PR0301CA0050.outlook.office365.com (2a01:111:e400:401e::18) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_CBC_SHA384_P384) id 15.1.693.12 via Frontend Transport; Fri, 28 Oct 2016 07:03:38 +0000 Authentication-Results: spf=fail (sender IP is 192.88.168.50) smtp.mailfrom=nxp.com; nxp.com; dkim=none (message not signed) header.d=none; nxp.com; dmarc=fail action=none header.from=nxp.com; nxp.com; dkim=none (message not signed) header.d=none; Received-SPF: Fail (protection.outlook.com: domain of nxp.com does not designate 192.88.168.50 as permitted sender) receiver=protection.outlook.com; client-ip=192.88.168.50; helo=tx30smr01.am.freescale.net; Received: from tx30smr01.am.freescale.net (192.88.168.50) by BN1BFFO11FD021.mail.protection.outlook.com (10.58.144.84) with Microsoft SMTP Server (version=TLS1_0, cipher=TLS_RSA_WITH_AES_256_CBC_SHA) id 15.1.679.5 via Frontend Transport; Fri, 28 Oct 2016 07:03:37 +0000 Received: from titan.ap.freescale.net ([10.192.208.233]) by tx30smr01.am.freescale.net (8.14.3/8.14.0) with ESMTP id u9S72sme019535; Fri, 28 Oct 2016 00:03:30 -0700 From: Yangbo Lu To: , , Scott Wood , Arnd Bergmann CC: , , , , , , , , Greg Kroah-Hartman , Mark Rutland , Rob Herring , Russell King , Jochen Friedrich , Joerg Roedel , Claudiu Manoil , Bhupesh Sharma , Qiang Zhao , Kumar Gala , Santosh Shilimkar , Leo Li , Xiaobo Xie , Minghuan Lian , Yangbo Lu Subject: [v15, 4/7] soc: fsl: add GUTS driver for QorIQ platforms Date: Fri, 28 Oct 2016 14:50:15 +0800 Message-ID: <1477637418-38938-5-git-send-email-yangbo.lu@nxp.com> X-Mailer: git-send-email 2.1.0.27.g96db324 In-Reply-To: <1477637418-38938-1-git-send-email-yangbo.lu@nxp.com> References: <1477637418-38938-1-git-send-email-yangbo.lu@nxp.com> X-EOPAttributedMessage: 0 X-Matching-Connectors: 131221118186041792; (91ab9b29-cfa4-454e-5278-08d120cd25b8); () X-Forefront-Antispam-Report: CIP:192.88.168.50; IPV:NLI; CTRY:US; EFV:NLI; SFV:NSPM; SFS:(10009020)(6009001)(7916002)(2980300002)(1110001)(1109001)(339900001)(199003)(189002)(86362001)(33646002)(8676002)(105606002)(551934003)(575784001)(4326007)(229853001)(106466001)(50226002)(81166006)(50466002)(626004)(81156014)(7416002)(11100500001)(5660300001)(8936002)(48376002)(19580405001)(68736007)(19580395003)(6666003)(50986999)(104016004)(77096005)(356003)(189998001)(76176999)(5003940100001)(2950100002)(5001770100001)(97736004)(36756003)(92566002)(7846002)(586003)(2906002)(85426001)(87936001)(47776003)(8666005)(305945005)(7059030)(2004002)(473944003)(414714003); DIR:OUT; SFP:1101; SCL:1; SRVR:CY1PR03MB2378; H:tx30smr01.am.freescale.net; FPR:; SPF:Fail; PTR:InfoDomainNonexistent; A:1; MX:1; LANG:en; X-Microsoft-Exchange-Diagnostics: 1; BN1BFFO11FD021; 1:O6cVe0PFUWC1/f1DJ9kis4JYV/5pvpiF90KbMfaQzqsZVCZAej95/IznMoRtCr0WspliyWm3Vp34vgkzZu9Y+wlOpMis3NsS5xwYVn1f7EFlDwpwGHKWc01N75oQuFSMPah8FdVpsyiEtTDBVuek/IEjk6FzRkyHn3n1z7PIjs2sDqDjNot+qR4h+aAFUK4uKCLCXa9QhMj90WnQjEXmYQ2nZQNjsOjRMfRcO7rrjSt6j3LO8WHPnMLQr1m+LWdq9OMvW069WxgqgEZ90jqVhFhVKN9+zavSZvCTJVtrUlLMjCxad6uCm+xG1qWazuXhqnKzHsbFZGCNj5R1FopZ6qrbQvt3JCQmX2hdcolG2wXlUEQ03UgT801MJxtx5Y/Ue9m46aPJHvMk1xC9UTTrnwrLWh1w/PYo2f1RPbr5M8TtpJD0IRgY6HK2pEOH6r53Do4NzE7N2yogO4lDdelBdy21WjTEg/uwJseeOOSW90AUBa2iyANo0a8UT4NlmSMcWfh/Lsu+RM4ZM0d8sYGdB6ekyRYFz6OHRUpKtJv+5/ygxSERT7uz0IjwukcHLXgWerNuQ+/cNdlqioyeJSAFP+mKnAlhCn6mt0nSpPuCoXHQd48eBMKHvYIZims0cgm+lOgZEoG2IoDFeVEUcsjzPY1FtBdJ/rsWaIbDCTqN/8FixHz/UDlAa50D8WucH6EVvgmmUR7m/0uaP1k2fBFjOOYX9/yTu5CAdrrgBCeFEEfqgHUjgdR5dwcBIbIBGlJ7 MIME-Version: 1.0 X-MS-Office365-Filtering-Correlation-Id: 36dd567d-84f3-4819-26b8-08d3ff008ae6 X-Microsoft-Exchange-Diagnostics: 1; CY1PR03MB2378; 2:A01us4UOnslfqZcioWTgn66y2mBMNLcfY61AznZ86PX7YCNrt95il3FZc9H1sFy2PEr1bnnc3vOaYTG2VPmoP4LIfvZ6diWNe8ss0z1pp8iBLHbxJFaZT7jAPIgY/YBQS8tFrjUXyMmvlBr7IZoIcNUFvOj4hbb/0WB/TsVqYTfCcn/Ts/zqS+VLoIE09iTdRX5fLatvLXDC8vId9TbMpQ==; 3:BD7DmriYIZ3PiWdah4qiXSXl22ciO/iKDc02H69NJ4Pz/9Sajkh6zezfA4T/UdrJoAdbSpX6oKvTcZZZvd61oruvzUf8xxq9bGI0tOb/ygIp2vFOuTwARc9g5324ClD0/79dU8etkIuAuuGQbXHqOx1dOOaYx1De6xINGVtxHZwzSWWZheVX601kNaCzznC+7eEbqhjZ8hpQ8ZNvbQCGOLeveq3/H9nQU9Lb/tRLz8HI5ClD1Z2jDqM/ic5jSmOZ X-Microsoft-Antispam: UriScan:;BCL:0;PCL:0;RULEID:;SRVR:CY1PR03MB2378; X-Microsoft-Exchange-Diagnostics: 1; CY1PR03MB2378; 25:HBNrUW9vECYuzDxqX5P2ewn3LTQLTCao53HZd+7zgzhTfeLjhXJN4dxW4Uyq7RApMHmEs99rnU+cjBDFt9HjYhJmevTrR7SpGyZiCRohtOqrTgOJ5pr311gaTFdWYEw9b+xIrwOmFbuscK47TR5clLk2RFHksagR1F/rh0ziPj34AhMhnlqj5gfmYKA5bYirPI1jaoFiX+GOtzmUmvulnw9AJ7hdsZuNWeErceMDfFfof1K976ePjHDnLqqwa5rBTgDkSZhvHdeSTKkafPUte9j1QS0NE82o/4ERyLyiBdq0pPRIl9Uq9pLblTdD4tN/vLI/2f8kYM9Hg9MTTKn0n3IwxgaJ33BXKOh1MPOWSawik3qFtoCD97EMZxN5KBYr9JzNjW5gC5Q6bWinvwffBZlA0gekF5a714g33U/i9A5kKWgDrl3BURqegEXORdcZthEUgijiEcWtjgQAbGpaloO7ixruL74fqBeW0+kGYCvp8g6vIiG0Suh8vnEdY1vqD1HiuvfYSWt5UniXCSzCgZ4NAYk/VJdG3gPa83QPF7iRzv5HpZqbCyGGoUZRde5A/G/pY88NKUUNJcUx29oiWZjogT+z7eT7uLHW23OSrU/C2NRBIIzTKhR0GpcMSfJJ6qm7F0pQunz9zFvdDm4I1HqB+dNQYY4f4k21ytrzxzHqJ5ThZa9K2aRRyXiMsvhb0GWGOCeRl5VGe/wIFtJjiMxpEdHGpxk/vx3Z56DYuexR83fz7ikJuACO/F5V4iVKmTcBHK5e6eO6TJVwYo2ajA== X-Microsoft-Exchange-Diagnostics: 1; CY1PR03MB2378; 31:LnLlBsO0GwyoOzTLREjFL2W78n6VCMdGrpYTRMDSUByXoY4iWdFislJbxh/R0gYbgmwxE+F8kq/JDRDbpdk6xD9vnUPr0WdECUhxVrs0CVp3Gg4S2B70iPlMsNBWAhppdq+ttTHnrfToVb/bC1MkxmwZLskWyTIOKdFA4E8ysB0tvz4WFLllMxlu7UnzBX13V9v6fCEJR2M4lnpPAM/uYjRPWv+xmyr8Yqy0Q/oibXOB4lqKyxDWh53ZGFn77IzjDC8dxG1KIsG2LiKZMj1HTQ==; 4:FpmV6Tsa974yqnQew548CYgskRhE13x1oZliZHO3IwSR8WQOvLSIFfcal6ImuOA2LDmsoHlqnQCTePww0r6G/r+xzvPPyfeo6NbzwF2UmV6GdksKj97ij5X4hvYbUVOoRZyuAzfy62Oo37rPG6wrJFd32IdT+d0TN3kdZpO0njvZKYcvbnEPuXjdvHk+1lPm7sourAcoqPxwERrmmZk4/f8JxCxLxnrfaKq5an6t7fnkYHW3NK05t2dvKFBTm6ybka7YGnglecs/uvRZe7GnScwYIjcrnq5gf784MDLH96Ph/fMW2kj36nQn1ScFEVfoxHjuKL6017sq1j3sol8TzP4HD0O88EdsWlJsIpcG8nlwicuogD4QCOFk9uu/u8nfZrblZ1Xmd2OuYITzfJ0UYO/3iPEEypRHR3tKnkljxIOvL3a0G1CG0CpwQaOGg9QUf86LN7g8mWPUC3vZIVRD0qoUjZqSoDThXevcxUXAucQPIsBhPJbK0b5rXrr/MLgGEZfAZuEhM63pJvkDE0NSwrV4U0vSFmzokjTHXaFjiLBsoKo/rzT0ldhs4uRfbcpoK2FwlRBT5mMPRN1a5zyGiQ== X-Microsoft-Antispam-PRVS: X-Exchange-Antispam-Report-Test: UriScan:(72170088055959)(185117386973197); X-Exchange-Antispam-Report-CFA-Test: BCL:0; PCL:0; RULEID:(6040176)(601004)(2401047)(8121501046)(13024025)(13023025)(13018025)(13015025)(5005006)(13017025)(10201501046)(3002001)(6055026); SRVR:CY1PR03MB2378; BCL:0; PCL:0; RULEID:(400006); SRVR:CY1PR03MB2378; X-Forefront-PRVS: 0109D382B0 X-Microsoft-Exchange-Diagnostics: =?us-ascii?Q?1; CY1PR03MB2378; 23:0BdnE7E5gifW+tN19db/+m+NNdIbs1bRv0GC0dobm?= =?us-ascii?Q?E0wZP8fIFzc+Gm2QtTBvBrGs/t7wDSi2Pqe6blh7FNKfTFRX+55yRzlPIwO2?= =?us-ascii?Q?m8vbT1u8x1OJt/r3fQz7x21/NYhPUa8ByGsR1rZu8jqKVnfzt/RO1+glL2QF?= =?us-ascii?Q?Ay7ZriznAxAZI6zmWp659q9Mr4yOfwGNsmKeoZPazjK5uzJY4CWmtkRIq0Dg?= =?us-ascii?Q?t+Np13luV9GpNFOZpv1XgpFfEIziFoQebYyb3R0q+/HdXtsuiM4dFwZ/UvWR?= =?us-ascii?Q?6wNzZ6ecKwTCdDxRGHnzcwtCZNDIQ9ujLhuAgno6KNQUCI3lQXpFKnuW1BoD?= =?us-ascii?Q?zetCj31OZx5VHP1daIg3/TNWJYqf7QYUKhESbDi7lqBXivD6guHXcpB9Hlfb?= =?us-ascii?Q?4Cgn4G0cYc9bxaUyyt3YaiFcrlK1+6vtz10oTJjxytfwsZcWhYJWP8pm4JzG?= =?us-ascii?Q?gsIooIDtT6rCyNE4wBX00scQVFA6T4Zgv5RHNeZbc/8gsnatTdoHNPLXKeXs?= =?us-ascii?Q?sGQLd8SjhgvbqOJxSibJ3t5Air4So73BKqmWyj7WHr6Y0NJq3IwsCY7tTOhX?= =?us-ascii?Q?jSMu8UmA3U4S9LpTfUCsF/Zq2Q+u8sFv07eaO3er/vAnyadWhtEStY9ZDrkn?= =?us-ascii?Q?uxByKP3wFce2/ky8bDs8RUgfSDeQJBPzAzhisJ/iEn7/vAJJKKfJ4tU2jIop?= =?us-ascii?Q?uD5WKraUEQOMH/jz8uta1qv+VJeb7W2IvonAHp+ki2uMLro/ANwbqATwsnE1?= =?us-ascii?Q?fheFyLDn0LT4pSoqAx+kW3bo2KUChnM1+7Gy523rwhun9DxTFXSGQU6iEuNy?= =?us-ascii?Q?UjFKWRdzGT4HrLqvzuJJrLxy+cwGre6msyruTVOcKt7JRbwNIoUdJOCvUOBj?= =?us-ascii?Q?/7JgKgXanpvBFrzAd2z8+ibdO61sxaIJnl1F9dXKfSOiG0KqQ0FSE/z2iaNf?= =?us-ascii?Q?bUcQCF827r6oN+pD3ZEDCzD3sd6BM8I9yY+1jRIPnvZsLmCUF0brH5y8Ntmi?= =?us-ascii?Q?Gpw1LZAKURgldqkVriH3wjqaO/IXV48Lj9664rG2Led+xg6m9sjhgZkdcYiV?= =?us-ascii?Q?+y5kFM4v8DPjO0DRmKEEJ+It3VU4gX1/pmfnQQxNPsN1MuPJRh09Ky3fOPxQ?= =?us-ascii?Q?ytwxjBJ84+saJeYUtp9VkhtIbbEEc4juiKXCvqNtbKTbdEJLYGwhTUOpY1+k?= =?us-ascii?Q?NlTOpfygQHyLpfHN97kTvPtlKIn2xbaw6MXch/DI7FhiamXeUuzVttnhAVIv?= =?us-ascii?Q?jiqomxIhC7qGtB56SHQHKQ0brGRy7TNjWLvu7Ss7ksEuvPiJu2K20vJZ9f4t?= =?us-ascii?Q?K5AP/+HtK7OSXqRk0UblFo=3D?= X-Microsoft-Exchange-Diagnostics: 1; CY1PR03MB2378; 6:3i4w5C4rRZF6We8eZS+w+VSQmjAssIQDo/r1F2UOtsySE7kq3/txohL81dp/cLDPHoDq9DAqHTRjrEgbUCrqJmrjdDKoejmTtWVCardZjh/Gx4PndFEAuhDvPi0qIt/BebkDmbzUdAs/QZio/KFOjhg/ViVzYLFnWCea1UoLE7fhm0kSAT78S4vsMSmxaKsSWJ/QuZXlrqoQ5lr9B/9ZerUzF8jYx8hwcbI1UEYnhzGpfclTmtOmOajE6boR2HLyhYRpcIuB/LLX4dVDSmcdx76xWFjlXVISWyB6CICspEbZYEzxcl7UfXLJpv26JXkQ; 5:NFUbxTdDXPiXLlcpHo64a57E47lS5K10p37VJP6buqSmWNdReu6tC9wirG1eKkrsTG+p5CreEEyRFTj98AQwgrBueMWa/LTHr/mufbAglXSBE8q/FObJkx7UrRuW7cXNUZDnr/AT/5cQX/dqctdHj5YT66OEdd7MdzwfjfD/lu3HvDK1l385Zs4k39isqS4O; 24:BGdfmvHINo6boGEdQ3nQqvj00REb/0mtKXh49Oa7WvsjTRdY0WfTwPJk+HXy7YHsRQrDmLe8uel/a5BO/A0smZ+vif0ZfoIzIq1tkEL97yA= SpamDiagnosticOutput: 1:99 SpamDiagnosticMetadata: NSPM X-Microsoft-Exchange-Diagnostics: 1; CY1PR03MB2378; 7:mVannzymANX4V8umUTiNh53NapSvIg3nOQ68YsYXENeIqFekNU2MQawzZo9qFm3iXOiZ9HypEpZeboG81tuTGXV9g0yDvqDueFQBXQSHnfu/byV+JBiNe31jfeZwYIFDSsU/yI7x1wxnh1Bpbn1p3fEcgpuszUECSVjjD/k5KerdkxLHtp+782K+W6T1dgwz5u8uUGm+jDRPkyC6Djds8skOG1LZXBTQZurRkhP9wM0vAvJhyG5L6IYfzrVNE17SHCGJMbjanaG0IS/6SAd/vFJwMMUGFGv/SohysNEgupGf1DIMehkgb9riHIWhiHTbFgBWZochNbniXIzjoiEPEPNmh6pi4fex6PotSKb+pFs= X-MS-Exchange-CrossTenant-OriginalArrivalTime: 28 Oct 2016 07:03:37.9489 (UTC) X-MS-Exchange-CrossTenant-Id: 5afe0b00-7697-4969-b663-5eab37d5f47e X-MS-Exchange-CrossTenant-OriginalAttributedTenantConnectingIp: TenantId=5afe0b00-7697-4969-b663-5eab37d5f47e; Ip=[192.88.168.50]; Helo=[tx30smr01.am.freescale.net] X-MS-Exchange-CrossTenant-FromEntityHeader: HybridOnPrem X-MS-Exchange-Transport-CrossTenantHeadersStamped: CY1PR03MB2378 Sender: linux-clk-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-clk@vger.kernel.org X-Virus-Scanned: ClamAV using ClamSMTP The global utilities block controls power management, I/O device enabling, power-onreset(POR) configuration monitoring, alternate function selection for multiplexed signals,and clock control. This patch adds a driver to manage and access global utilities block. Initially only reading SVR and registering soc device are supported. Other guts accesses, such as reading RCW, should eventually be moved into this driver as well. Signed-off-by: Yangbo Lu --- Changes for v4: - Added this patch Changes for v5: - Modified copyright info - Changed MODULE_LICENSE to GPL - Changed EXPORT_SYMBOL_GPL to EXPORT_SYMBOL - Made FSL_GUTS user-invisible - Added a complete compatible list for GUTS - Stored guts info in file-scope variable - Added mfspr() getting SVR - Redefined GUTS APIs - Called fsl_guts_init rather than using platform driver - Removed useless parentheses - Removed useless 'extern' key words Changes for v6: - Made guts thread safe in fsl_guts_init Changes for v7: - Removed 'ifdef' for function declaration in guts.h Changes for v8: - Fixes lines longer than 80 characters checkpatch issue - Added 'Acked-by: Scott Wood' Changes for v9: - None Changes for v10: - None Changes for v11: - Changed to platform driver Changes for v12: - Removed "signed-off-by: Scott" - Defined fsl_soc_die_attr struct array instead of soc_device_attribute - Re-designed soc_device_attribute for QorIQ SoC - Other minor fixes Changes for v13: - Rebased - Removed text after 'bool' in Kconfig - Removed ARCH ifdefs - Added more bits for ls1021a mask - Used devm Changes for v14: - Used devm_ioremap_resource Changes for v15: - Fixed error code for devm_ioremap_resource --- drivers/soc/Kconfig | 3 +- drivers/soc/fsl/Kconfig | 18 ++++ drivers/soc/fsl/Makefile | 1 + drivers/soc/fsl/guts.c | 237 +++++++++++++++++++++++++++++++++++++++++++++++ include/linux/fsl/guts.h | 125 +++++++++++++++---------- 5 files changed, 334 insertions(+), 50 deletions(-) create mode 100644 drivers/soc/fsl/Kconfig create mode 100644 drivers/soc/fsl/guts.c diff --git a/drivers/soc/Kconfig b/drivers/soc/Kconfig index e6e90e8..f31bceb 100644 --- a/drivers/soc/Kconfig +++ b/drivers/soc/Kconfig @@ -1,8 +1,7 @@ menu "SOC (System On Chip) specific Drivers" source "drivers/soc/bcm/Kconfig" -source "drivers/soc/fsl/qbman/Kconfig" -source "drivers/soc/fsl/qe/Kconfig" +source "drivers/soc/fsl/Kconfig" source "drivers/soc/mediatek/Kconfig" source "drivers/soc/qcom/Kconfig" source "drivers/soc/rockchip/Kconfig" diff --git a/drivers/soc/fsl/Kconfig b/drivers/soc/fsl/Kconfig new file mode 100644 index 0000000..7a9fb9b --- /dev/null +++ b/drivers/soc/fsl/Kconfig @@ -0,0 +1,18 @@ +# +# Freescale SOC drivers +# + +source "drivers/soc/fsl/qbman/Kconfig" +source "drivers/soc/fsl/qe/Kconfig" + +config FSL_GUTS + bool + select SOC_BUS + help + The global utilities block controls power management, I/O device + enabling, power-onreset(POR) configuration monitoring, alternate + function selection for multiplexed signals,and clock control. + This driver is to manage and access global utilities block. + Initially only reading SVR and registering soc device are supported. + Other guts accesses, such as reading RCW, should eventually be moved + into this driver as well. diff --git a/drivers/soc/fsl/Makefile b/drivers/soc/fsl/Makefile index 75e1f53..44b3beb 100644 --- a/drivers/soc/fsl/Makefile +++ b/drivers/soc/fsl/Makefile @@ -5,3 +5,4 @@ obj-$(CONFIG_FSL_DPAA) += qbman/ obj-$(CONFIG_QUICC_ENGINE) += qe/ obj-$(CONFIG_CPM) += qe/ +obj-$(CONFIG_FSL_GUTS) += guts.o diff --git a/drivers/soc/fsl/guts.c b/drivers/soc/fsl/guts.c new file mode 100644 index 0000000..e564d1a --- /dev/null +++ b/drivers/soc/fsl/guts.c @@ -0,0 +1,237 @@ +/* + * Freescale QorIQ Platforms GUTS Driver + * + * Copyright (C) 2016 Freescale Semiconductor, Inc. + * + * This program is free software; you can redistribute it and/or modify + * it under the terms of the GNU General Public License as published by + * the Free Software Foundation; either version 2 of the License, or + * (at your option) any later version. + */ + +#include +#include +#include +#include +#include +#include +#include +#include +#include + +struct guts { + struct ccsr_guts __iomem *regs; + bool little_endian; +}; + +struct fsl_soc_die_attr { + char *die; + u32 svr; + u32 mask; +}; + +static struct guts *guts; +static struct soc_device_attribute soc_dev_attr; +static struct soc_device *soc_dev; + + +/* SoC die attribute definition for QorIQ platform */ +static const struct fsl_soc_die_attr fsl_soc_die[] = { + /* + * Power Architecture-based SoCs T Series + */ + + /* Die: T4240, SoC: T4240/T4160/T4080 */ + { .die = "T4240", + .svr = 0x82400000, + .mask = 0xfff00000, + }, + /* Die: T1040, SoC: T1040/T1020/T1042/T1022 */ + { .die = "T1040", + .svr = 0x85200000, + .mask = 0xfff00000, + }, + /* Die: T2080, SoC: T2080/T2081 */ + { .die = "T2080", + .svr = 0x85300000, + .mask = 0xfff00000, + }, + /* Die: T1024, SoC: T1024/T1014/T1023/T1013 */ + { .die = "T1024", + .svr = 0x85400000, + .mask = 0xfff00000, + }, + + /* + * ARM-based SoCs LS Series + */ + + /* Die: LS1043A, SoC: LS1043A/LS1023A */ + { .die = "LS1043A", + .svr = 0x87920000, + .mask = 0xffff0000, + }, + /* Die: LS2080A, SoC: LS2080A/LS2040A/LS2085A */ + { .die = "LS2080A", + .svr = 0x87010000, + .mask = 0xff3f0000, + }, + /* Die: LS1088A, SoC: LS1088A/LS1048A/LS1084A/LS1044A */ + { .die = "LS1088A", + .svr = 0x87030000, + .mask = 0xff3f0000, + }, + /* Die: LS1012A, SoC: LS1012A */ + { .die = "LS1012A", + .svr = 0x87040000, + .mask = 0xffff0000, + }, + /* Die: LS1046A, SoC: LS1046A/LS1026A */ + { .die = "LS1046A", + .svr = 0x87070000, + .mask = 0xffff0000, + }, + /* Die: LS2088A, SoC: LS2088A/LS2048A/LS2084A/LS2044A */ + { .die = "LS2088A", + .svr = 0x87090000, + .mask = 0xff3f0000, + }, + /* Die: LS1021A, SoC: LS1021A/LS1020A/LS1022A */ + { .die = "LS1021A", + .svr = 0x87000000, + .mask = 0xfff70000, + }, + { }, +}; + +static const struct fsl_soc_die_attr *fsl_soc_die_match( + u32 svr, const struct fsl_soc_die_attr *matches) +{ + while (matches->svr) { + if (matches->svr == (svr & matches->mask)) + return matches; + matches++; + }; + return NULL; +} + +u32 fsl_guts_get_svr(void) +{ + u32 svr = 0; + + if (!guts || !guts->regs) + return svr; + + if (guts->little_endian) + svr = ioread32(&guts->regs->svr); + else + svr = ioread32be(&guts->regs->svr); + + return svr; +} +EXPORT_SYMBOL(fsl_guts_get_svr); + +static int fsl_guts_probe(struct platform_device *pdev) +{ + struct device_node *np = pdev->dev.of_node; + struct device *dev = &pdev->dev; + struct resource *res; + const struct fsl_soc_die_attr *soc_die; + const char *machine; + u32 svr; + + /* Initialize guts */ + guts = devm_kzalloc(dev, sizeof(*guts), GFP_KERNEL); + if (!guts) + return -ENOMEM; + + guts->little_endian = of_property_read_bool(np, "little-endian"); + + res = platform_get_resource(pdev, IORESOURCE_MEM, 0); + guts->regs = devm_ioremap_resource(dev, res); + if (IS_ERR(guts->regs)) + return PTR_ERR(guts->regs); + + /* Register soc device */ + machine = of_flat_dt_get_machine_name(); + if (machine) + soc_dev_attr.machine = devm_kstrdup(dev, machine, GFP_KERNEL); + + svr = fsl_guts_get_svr(); + soc_die = fsl_soc_die_match(svr, fsl_soc_die); + if (soc_die) { + soc_dev_attr.family = devm_kasprintf(dev, GFP_KERNEL, + "QorIQ %s", soc_die->die); + } else { + soc_dev_attr.family = devm_kasprintf(dev, GFP_KERNEL, "QorIQ"); + } + soc_dev_attr.soc_id = devm_kasprintf(dev, GFP_KERNEL, + "svr:0x%08x", svr); + soc_dev_attr.revision = devm_kasprintf(dev, GFP_KERNEL, "%d.%d", + SVR_MAJ(svr), SVR_MIN(svr)); + + soc_dev = soc_device_register(&soc_dev_attr); + if (IS_ERR(soc_dev)) + return PTR_ERR(soc_dev); + + pr_info("Machine: %s\n", soc_dev_attr.machine); + pr_info("SoC family: %s\n", soc_dev_attr.family); + pr_info("SoC ID: %s, Revision: %s\n", + soc_dev_attr.soc_id, soc_dev_attr.revision); + return 0; +} + +static int fsl_guts_remove(struct platform_device *dev) +{ + soc_device_unregister(soc_dev); + return 0; +} + +/* + * Table for matching compatible strings, for device tree + * guts node, for Freescale QorIQ SOCs. + */ +static const struct of_device_id fsl_guts_of_match[] = { + { .compatible = "fsl,qoriq-device-config-1.0", }, + { .compatible = "fsl,qoriq-device-config-2.0", }, + { .compatible = "fsl,p1010-guts", }, + { .compatible = "fsl,p1020-guts", }, + { .compatible = "fsl,p1021-guts", }, + { .compatible = "fsl,p1022-guts", }, + { .compatible = "fsl,p1023-guts", }, + { .compatible = "fsl,p2020-guts", }, + { .compatible = "fsl,bsc9131-guts", }, + { .compatible = "fsl,bsc9132-guts", }, + { .compatible = "fsl,mpc8536-guts", }, + { .compatible = "fsl,mpc8544-guts", }, + { .compatible = "fsl,mpc8548-guts", }, + { .compatible = "fsl,mpc8568-guts", }, + { .compatible = "fsl,mpc8569-guts", }, + { .compatible = "fsl,mpc8572-guts", }, + { .compatible = "fsl,ls1021a-dcfg", }, + { .compatible = "fsl,ls1043a-dcfg", }, + { .compatible = "fsl,ls2080a-dcfg", }, + {} +}; +MODULE_DEVICE_TABLE(of, fsl_guts_of_match); + +static struct platform_driver fsl_guts_driver = { + .driver = { + .name = "fsl-guts", + .of_match_table = fsl_guts_of_match, + }, + .probe = fsl_guts_probe, + .remove = fsl_guts_remove, +}; + +static int __init fsl_guts_init(void) +{ + return platform_driver_register(&fsl_guts_driver); +} +core_initcall(fsl_guts_init); + +static void __exit fsl_guts_exit(void) +{ + platform_driver_unregister(&fsl_guts_driver); +} +module_exit(fsl_guts_exit); diff --git a/include/linux/fsl/guts.h b/include/linux/fsl/guts.h index 649e917..3efa3b8 100644 --- a/include/linux/fsl/guts.h +++ b/include/linux/fsl/guts.h @@ -29,83 +29,112 @@ * #ifdefs. */ struct ccsr_guts { - __be32 porpllsr; /* 0x.0000 - POR PLL Ratio Status Register */ - __be32 porbmsr; /* 0x.0004 - POR Boot Mode Status Register */ - __be32 porimpscr; /* 0x.0008 - POR I/O Impedance Status and Control Register */ - __be32 pordevsr; /* 0x.000c - POR I/O Device Status Register */ - __be32 pordbgmsr; /* 0x.0010 - POR Debug Mode Status Register */ - __be32 pordevsr2; /* 0x.0014 - POR device status register 2 */ + u32 porpllsr; /* 0x.0000 - POR PLL Ratio Status Register */ + u32 porbmsr; /* 0x.0004 - POR Boot Mode Status Register */ + u32 porimpscr; /* 0x.0008 - POR I/O Impedance Status and + * Control Register + */ + u32 pordevsr; /* 0x.000c - POR I/O Device Status Register */ + u32 pordbgmsr; /* 0x.0010 - POR Debug Mode Status Register */ + u32 pordevsr2; /* 0x.0014 - POR device status register 2 */ u8 res018[0x20 - 0x18]; - __be32 porcir; /* 0x.0020 - POR Configuration Information Register */ + u32 porcir; /* 0x.0020 - POR Configuration Information + * Register + */ u8 res024[0x30 - 0x24]; - __be32 gpiocr; /* 0x.0030 - GPIO Control Register */ + u32 gpiocr; /* 0x.0030 - GPIO Control Register */ u8 res034[0x40 - 0x34]; - __be32 gpoutdr; /* 0x.0040 - General-Purpose Output Data Register */ + u32 gpoutdr; /* 0x.0040 - General-Purpose Output Data + * Register + */ u8 res044[0x50 - 0x44]; - __be32 gpindr; /* 0x.0050 - General-Purpose Input Data Register */ + u32 gpindr; /* 0x.0050 - General-Purpose Input Data + * Register + */ u8 res054[0x60 - 0x54]; - __be32 pmuxcr; /* 0x.0060 - Alternate Function Signal Multiplex Control */ - __be32 pmuxcr2; /* 0x.0064 - Alternate function signal multiplex control 2 */ - __be32 dmuxcr; /* 0x.0068 - DMA Mux Control Register */ + u32 pmuxcr; /* 0x.0060 - Alternate Function Signal + * Multiplex Control + */ + u32 pmuxcr2; /* 0x.0064 - Alternate function signal + * multiplex control 2 + */ + u32 dmuxcr; /* 0x.0068 - DMA Mux Control Register */ u8 res06c[0x70 - 0x6c]; - __be32 devdisr; /* 0x.0070 - Device Disable Control */ + u32 devdisr; /* 0x.0070 - Device Disable Control */ #define CCSR_GUTS_DEVDISR_TB1 0x00001000 #define CCSR_GUTS_DEVDISR_TB0 0x00004000 - __be32 devdisr2; /* 0x.0074 - Device Disable Control 2 */ + u32 devdisr2; /* 0x.0074 - Device Disable Control 2 */ u8 res078[0x7c - 0x78]; - __be32 pmjcr; /* 0x.007c - 4 Power Management Jog Control Register */ - __be32 powmgtcsr; /* 0x.0080 - Power Management Status and Control Register */ - __be32 pmrccr; /* 0x.0084 - Power Management Reset Counter Configuration Register */ - __be32 pmpdccr; /* 0x.0088 - Power Management Power Down Counter Configuration Register */ - __be32 pmcdr; /* 0x.008c - 4Power management clock disable register */ - __be32 mcpsumr; /* 0x.0090 - Machine Check Summary Register */ - __be32 rstrscr; /* 0x.0094 - Reset Request Status and Control Register */ - __be32 ectrstcr; /* 0x.0098 - Exception reset control register */ - __be32 autorstsr; /* 0x.009c - Automatic reset status register */ - __be32 pvr; /* 0x.00a0 - Processor Version Register */ - __be32 svr; /* 0x.00a4 - System Version Register */ + u32 pmjcr; /* 0x.007c - 4 Power Management Jog Control + * Register + */ + u32 powmgtcsr; /* 0x.0080 - Power Management Status and + * Control Register + */ + u32 pmrccr; /* 0x.0084 - Power Management Reset Counter + * Configuration Register + */ + u32 pmpdccr; /* 0x.0088 - Power Management Power Down Counter + * Configuration Register + */ + u32 pmcdr; /* 0x.008c - 4Power management clock disable + * register + */ + u32 mcpsumr; /* 0x.0090 - Machine Check Summary Register */ + u32 rstrscr; /* 0x.0094 - Reset Request Status and + * Control Register + */ + u32 ectrstcr; /* 0x.0098 - Exception reset control register */ + u32 autorstsr; /* 0x.009c - Automatic reset status register */ + u32 pvr; /* 0x.00a0 - Processor Version Register */ + u32 svr; /* 0x.00a4 - System Version Register */ u8 res0a8[0xb0 - 0xa8]; - __be32 rstcr; /* 0x.00b0 - Reset Control Register */ + u32 rstcr; /* 0x.00b0 - Reset Control Register */ u8 res0b4[0xc0 - 0xb4]; - __be32 iovselsr; /* 0x.00c0 - I/O voltage select status register + u32 iovselsr; /* 0x.00c0 - I/O voltage select status register Called 'elbcvselcr' on 86xx SOCs */ u8 res0c4[0x100 - 0xc4]; - __be32 rcwsr[16]; /* 0x.0100 - Reset Control Word Status registers + u32 rcwsr[16]; /* 0x.0100 - Reset Control Word Status registers There are 16 registers */ u8 res140[0x224 - 0x140]; - __be32 iodelay1; /* 0x.0224 - IO delay control register 1 */ - __be32 iodelay2; /* 0x.0228 - IO delay control register 2 */ + u32 iodelay1; /* 0x.0224 - IO delay control register 1 */ + u32 iodelay2; /* 0x.0228 - IO delay control register 2 */ u8 res22c[0x604 - 0x22c]; - __be32 pamubypenr; /* 0x.604 - PAMU bypass enable register */ + u32 pamubypenr; /* 0x.604 - PAMU bypass enable register */ u8 res608[0x800 - 0x608]; - __be32 clkdvdr; /* 0x.0800 - Clock Divide Register */ + u32 clkdvdr; /* 0x.0800 - Clock Divide Register */ u8 res804[0x900 - 0x804]; - __be32 ircr; /* 0x.0900 - Infrared Control Register */ + u32 ircr; /* 0x.0900 - Infrared Control Register */ u8 res904[0x908 - 0x904]; - __be32 dmacr; /* 0x.0908 - DMA Control Register */ + u32 dmacr; /* 0x.0908 - DMA Control Register */ u8 res90c[0x914 - 0x90c]; - __be32 elbccr; /* 0x.0914 - eLBC Control Register */ + u32 elbccr; /* 0x.0914 - eLBC Control Register */ u8 res918[0xb20 - 0x918]; - __be32 ddr1clkdr; /* 0x.0b20 - DDR1 Clock Disable Register */ - __be32 ddr2clkdr; /* 0x.0b24 - DDR2 Clock Disable Register */ - __be32 ddrclkdr; /* 0x.0b28 - DDR Clock Disable Register */ + u32 ddr1clkdr; /* 0x.0b20 - DDR1 Clock Disable Register */ + u32 ddr2clkdr; /* 0x.0b24 - DDR2 Clock Disable Register */ + u32 ddrclkdr; /* 0x.0b28 - DDR Clock Disable Register */ u8 resb2c[0xe00 - 0xb2c]; - __be32 clkocr; /* 0x.0e00 - Clock Out Select Register */ + u32 clkocr; /* 0x.0e00 - Clock Out Select Register */ u8 rese04[0xe10 - 0xe04]; - __be32 ddrdllcr; /* 0x.0e10 - DDR DLL Control Register */ + u32 ddrdllcr; /* 0x.0e10 - DDR DLL Control Register */ u8 rese14[0xe20 - 0xe14]; - __be32 lbcdllcr; /* 0x.0e20 - LBC DLL Control Register */ - __be32 cpfor; /* 0x.0e24 - L2 charge pump fuse override register */ + u32 lbcdllcr; /* 0x.0e20 - LBC DLL Control Register */ + u32 cpfor; /* 0x.0e24 - L2 charge pump fuse override + * register + */ u8 rese28[0xf04 - 0xe28]; - __be32 srds1cr0; /* 0x.0f04 - SerDes1 Control Register 0 */ - __be32 srds1cr1; /* 0x.0f08 - SerDes1 Control Register 0 */ + u32 srds1cr0; /* 0x.0f04 - SerDes1 Control Register 0 */ + u32 srds1cr1; /* 0x.0f08 - SerDes1 Control Register 0 */ u8 resf0c[0xf2c - 0xf0c]; - __be32 itcr; /* 0x.0f2c - Internal transaction control register */ + u32 itcr; /* 0x.0f2c - Internal transaction control + * register + */ u8 resf30[0xf40 - 0xf30]; - __be32 srds2cr0; /* 0x.0f40 - SerDes2 Control Register 0 */ - __be32 srds2cr1; /* 0x.0f44 - SerDes2 Control Register 0 */ + u32 srds2cr0; /* 0x.0f40 - SerDes2 Control Register 0 */ + u32 srds2cr1; /* 0x.0f44 - SerDes2 Control Register 0 */ } __attribute__ ((packed)); +u32 fsl_guts_get_svr(void); /* Alternate function signal multiplex control */ #define MPC85xx_PMUXCR_QE(x) (0x8000 >> (x))