Message ID | 20210914025554.5686-2-shawn.guo@linaro.org (mailing list archive) |
---|---|
State | Changes Requested, archived |
Headers | show |
Series | Add QCM2290 RPM clocks support | expand |
Quoting Shawn Guo (2021-09-13 19:55:52) > On QCM2290 platform, the clock xo_board runs at 38400000, while the > child clock bi_tcxo needs to run at 19200000. That said, > clk_smd_rpm_branch_ops needs the capability of setting rate. Add rate > hooks into clk_smd_rpm_branch_ops to make it possible. This doesn't sound right. The branch is a simple on/off. If xo_board is 38.4MHz, then there is an internal divider in the SoC that makes bi_tcxo (i.e. the root of the entire clk tree) be 19.2MHz. We don't model the divider, I guess because it isn't very important to. Instead, we tack on a divider field and implement recalc_rate op. See clk-rpmh.c in the qcom directory for this.
On Mon 13 Sep 19:55 PDT 2021, Shawn Guo wrote: > On QCM2290 platform, the clock xo_board runs at 38400000, while the > child clock bi_tcxo needs to run at 19200000. That said, > clk_smd_rpm_branch_ops needs the capability of setting rate. Add rate > hooks into clk_smd_rpm_branch_ops to make it possible. > Most platforms has a crystal oscillator ticking at 38.4MHz feeding the PMIC (represented by the rpmcc and its "xo" parent) and out comes the bi_tcxo with a fixed 19.2MHz rate. Is there a problem with the way sdm660_bi_tcxo is defined in this regard? Regards, Bjorn > Signed-off-by: Shawn Guo <shawn.guo@linaro.org> > --- > drivers/clk/qcom/clk-smd-rpm.c | 3 +++ > 1 file changed, 3 insertions(+) > > diff --git a/drivers/clk/qcom/clk-smd-rpm.c b/drivers/clk/qcom/clk-smd-rpm.c > index 66d7807ee38e..2380e45b6247 100644 > --- a/drivers/clk/qcom/clk-smd-rpm.c > +++ b/drivers/clk/qcom/clk-smd-rpm.c > @@ -416,6 +416,9 @@ static const struct clk_ops clk_smd_rpm_ops = { > static const struct clk_ops clk_smd_rpm_branch_ops = { > .prepare = clk_smd_rpm_prepare, > .unprepare = clk_smd_rpm_unprepare, > + .set_rate = clk_smd_rpm_set_rate, > + .round_rate = clk_smd_rpm_round_rate, > + .recalc_rate = clk_smd_rpm_recalc_rate, > }; > > DEFINE_CLK_SMD_RPM(msm8916, pcnoc_clk, pcnoc_a_clk, QCOM_SMD_RPM_BUS_CLK, 0); > -- > 2.17.1 >
On Tue, Sep 14, 2021 at 02:56:28PM -0700, Stephen Boyd wrote: > Quoting Shawn Guo (2021-09-13 19:55:52) > > On QCM2290 platform, the clock xo_board runs at 38400000, while the > > child clock bi_tcxo needs to run at 19200000. That said, > > clk_smd_rpm_branch_ops needs the capability of setting rate. Add rate > > hooks into clk_smd_rpm_branch_ops to make it possible. > > This doesn't sound right. The branch is a simple on/off. If xo_board is > 38.4MHz, then there is an internal divider in the SoC that makes bi_tcxo > (i.e. the root of the entire clk tree) be 19.2MHz. We don't model the > divider, I guess because it isn't very important to. Instead, we tack on > a divider field and implement recalc_rate op. See clk-rpmh.c in the qcom > directory for this. Thanks for the comment, Stephen! To be honest, I copied the implementation from vendor kernel, and wasn't really sure if it's correct or the best. So here is what I get based on your suggestion. Let's me know if it's how you wanted it to be. Thanks! Shawn ----8<--------- From 23dda79fee412738f046b89bdd20ef95a24c35cc Mon Sep 17 00:00:00 2001 From: Shawn Guo <shawn.guo@linaro.org> Date: Wed, 15 Sep 2021 22:00:32 +0800 Subject: [PATCH] clk: qcom: smd-rpm: Add a divider field for branch clock Similar to clk-rpmh, clk-smd-rpm has the same need to handle the case where an internal divider is there between xo_board and bi_tcxo. The change is made in the a back compatible way below. - Add div field to struct clk_smd_rpm, and have __DEFINE_CLK_SMD_RPM_BRANCH() assign it. - Update all existing __DEFINE_CLK_SMD_RPM_BRANCH() wrappers to pass a zero div. - Add DEFINE_CLK_SMD_RPM_BRANCH_DIV() which doesn't take rate argument but div. - Update clk_smd_rpm_recalc_rate() to handle div and add it as .recalc_rate of clk_smd_rpm_branch_ops. Signed-off-by: Shawn Guo <shawn.guo@linaro.org> --- drivers/clk/qcom/clk-smd-rpm.c | 23 ++++++++++++++++------- 1 file changed, 16 insertions(+), 7 deletions(-) diff --git a/drivers/clk/qcom/clk-smd-rpm.c b/drivers/clk/qcom/clk-smd-rpm.c index 66d7807ee38e..66ef0d3795fd 100644 --- a/drivers/clk/qcom/clk-smd-rpm.c +++ b/drivers/clk/qcom/clk-smd-rpm.c @@ -66,13 +66,14 @@ } #define __DEFINE_CLK_SMD_RPM_BRANCH(_platform, _name, _active, type, r_id, \ - stat_id, r, key) \ + stat_id, r, key, _div) \ static struct clk_smd_rpm _platform##_##_active; \ static struct clk_smd_rpm _platform##_##_name = { \ .rpm_res_type = (type), \ .rpm_clk_id = (r_id), \ .rpm_status_id = (stat_id), \ .rpm_key = (key), \ + .div = (_div), \ .branch = true, \ .peer = &_platform##_##_active, \ .rate = (r), \ @@ -92,6 +93,7 @@ .rpm_status_id = (stat_id), \ .active_only = true, \ .rpm_key = (key), \ + .div = (_div), \ .branch = true, \ .peer = &_platform##_##_name, \ .rate = (r), \ @@ -112,7 +114,12 @@ #define DEFINE_CLK_SMD_RPM_BRANCH(_platform, _name, _active, type, r_id, r) \ __DEFINE_CLK_SMD_RPM_BRANCH(_platform, _name, _active, type, \ - r_id, 0, r, QCOM_RPM_SMD_KEY_ENABLE) + r_id, 0, r, QCOM_RPM_SMD_KEY_ENABLE, 0) + +#define DEFINE_CLK_SMD_RPM_BRANCH_DIV(_platform, _name, _active, type, r_id, \ + _div) \ + __DEFINE_CLK_SMD_RPM_BRANCH(_platform, _name, _active, type, \ + r_id, 0, 0, QCOM_RPM_SMD_KEY_ENABLE, _div) #define DEFINE_CLK_SMD_RPM_QDSS(_platform, _name, _active, type, r_id) \ __DEFINE_CLK_SMD_RPM(_platform, _name, _active, type, r_id, \ @@ -121,12 +128,12 @@ #define DEFINE_CLK_SMD_RPM_XO_BUFFER(_platform, _name, _active, r_id) \ __DEFINE_CLK_SMD_RPM_BRANCH(_platform, _name, _active, \ QCOM_SMD_RPM_CLK_BUF_A, r_id, 0, 1000, \ - QCOM_RPM_KEY_SOFTWARE_ENABLE) + QCOM_RPM_KEY_SOFTWARE_ENABLE, 0) #define DEFINE_CLK_SMD_RPM_XO_BUFFER_PINCTRL(_platform, _name, _active, r_id) \ __DEFINE_CLK_SMD_RPM_BRANCH(_platform, _name, _active, \ QCOM_SMD_RPM_CLK_BUF_A, r_id, 0, 1000, \ - QCOM_RPM_KEY_PIN_CTRL_CLK_BUFFER_ENABLE_KEY) + QCOM_RPM_KEY_PIN_CTRL_CLK_BUFFER_ENABLE_KEY, 0) #define to_clk_smd_rpm(_hw) container_of(_hw, struct clk_smd_rpm, hw) @@ -140,6 +147,7 @@ struct clk_smd_rpm { bool branch; struct clk_smd_rpm *peer; struct clk_hw hw; + u8 div; unsigned long rate; struct qcom_smd_rpm *rpm; }; @@ -370,10 +378,10 @@ static unsigned long clk_smd_rpm_recalc_rate(struct clk_hw *hw, /* * RPM handles rate rounding and we don't have a way to - * know what the rate will be, so just return whatever - * rate was set. + * know what the rate will be, so just return divided parent + * rate or whatever rate was set. */ - return r->rate; + return r->div ? parent_rate / r->div : r->rate; } static int clk_smd_rpm_enable_scaling(struct qcom_smd_rpm *rpm) @@ -416,6 +424,7 @@ static const struct clk_ops clk_smd_rpm_ops = { static const struct clk_ops clk_smd_rpm_branch_ops = { .prepare = clk_smd_rpm_prepare, .unprepare = clk_smd_rpm_unprepare, + .recalc_rate = clk_smd_rpm_recalc_rate, }; DEFINE_CLK_SMD_RPM(msm8916, pcnoc_clk, pcnoc_a_clk, QCOM_SMD_RPM_BUS_CLK, 0);
On Tue, Sep 14, 2021 at 07:55:21PM -0700, Bjorn Andersson wrote: > On Mon 13 Sep 19:55 PDT 2021, Shawn Guo wrote: > > > On QCM2290 platform, the clock xo_board runs at 38400000, while the > > child clock bi_tcxo needs to run at 19200000. That said, > > clk_smd_rpm_branch_ops needs the capability of setting rate. Add rate > > hooks into clk_smd_rpm_branch_ops to make it possible. > > > > Most platforms has a crystal oscillator ticking at 38.4MHz feeding the > PMIC (represented by the rpmcc and its "xo" parent) and out comes the > bi_tcxo with a fixed 19.2MHz rate. Yeah, but all those platforms are running clk-rpmh driver, I think. > Is there a problem with the way sdm660_bi_tcxo is defined in this > regard? There is no problem if xo clock is 19.2MHz, but for platforms with 38.4MHz xo, bi_tcxo will be seen as 38.4MHz in clock tree, while we expect it to be 19.2MHz. Shawn
On Wed 15 Sep 08:05 PDT 2021, Shawn Guo wrote: > On Tue, Sep 14, 2021 at 02:56:28PM -0700, Stephen Boyd wrote: > > Quoting Shawn Guo (2021-09-13 19:55:52) > > > On QCM2290 platform, the clock xo_board runs at 38400000, while the > > > child clock bi_tcxo needs to run at 19200000. That said, > > > clk_smd_rpm_branch_ops needs the capability of setting rate. Add rate > > > hooks into clk_smd_rpm_branch_ops to make it possible. > > > > This doesn't sound right. The branch is a simple on/off. If xo_board is > > 38.4MHz, then there is an internal divider in the SoC that makes bi_tcxo > > (i.e. the root of the entire clk tree) be 19.2MHz. We don't model the > > divider, I guess because it isn't very important to. Instead, we tack on > > a divider field and implement recalc_rate op. See clk-rpmh.c in the qcom > > directory for this. > > Thanks for the comment, Stephen! To be honest, I copied the > implementation from vendor kernel, and wasn't really sure if it's > correct or the best. > > So here is what I get based on your suggestion. Let's me know if > it's how you wanted it to be. Thanks! > > Shawn > > ----8<--------- > > From 23dda79fee412738f046b89bdd20ef95a24c35cc Mon Sep 17 00:00:00 2001 > From: Shawn Guo <shawn.guo@linaro.org> > Date: Wed, 15 Sep 2021 22:00:32 +0800 > Subject: [PATCH] clk: qcom: smd-rpm: Add a divider field for branch clock > > Similar to clk-rpmh, clk-smd-rpm has the same need to handle the case > where an internal divider is there between xo_board and bi_tcxo. The > change is made in the a back compatible way below. > > - Add div field to struct clk_smd_rpm, and have > __DEFINE_CLK_SMD_RPM_BRANCH() assign it. > > - Update all existing __DEFINE_CLK_SMD_RPM_BRANCH() wrappers to pass a > zero div. > > - Add DEFINE_CLK_SMD_RPM_BRANCH_DIV() which doesn't take rate argument > but div. > > - Update clk_smd_rpm_recalc_rate() to handle div and add it as > .recalc_rate of clk_smd_rpm_branch_ops. > This looks good to me. And the confirmed that the xo_board in sdm630.dtsi (and hence SDM660) is wrong, it should be 38.4MHz as well. Unfortunately adding the appropriate divider to the sdm660 bcxo would break existing .dtsi (but we can probably convince the community that it would be ok, if we do it now). Regards, Bjorn > Signed-off-by: Shawn Guo <shawn.guo@linaro.org> > --- > drivers/clk/qcom/clk-smd-rpm.c | 23 ++++++++++++++++------- > 1 file changed, 16 insertions(+), 7 deletions(-) > > diff --git a/drivers/clk/qcom/clk-smd-rpm.c b/drivers/clk/qcom/clk-smd-rpm.c > index 66d7807ee38e..66ef0d3795fd 100644 > --- a/drivers/clk/qcom/clk-smd-rpm.c > +++ b/drivers/clk/qcom/clk-smd-rpm.c > @@ -66,13 +66,14 @@ > } > > #define __DEFINE_CLK_SMD_RPM_BRANCH(_platform, _name, _active, type, r_id, \ > - stat_id, r, key) \ > + stat_id, r, key, _div) \ > static struct clk_smd_rpm _platform##_##_active; \ > static struct clk_smd_rpm _platform##_##_name = { \ > .rpm_res_type = (type), \ > .rpm_clk_id = (r_id), \ > .rpm_status_id = (stat_id), \ > .rpm_key = (key), \ > + .div = (_div), \ > .branch = true, \ > .peer = &_platform##_##_active, \ > .rate = (r), \ > @@ -92,6 +93,7 @@ > .rpm_status_id = (stat_id), \ > .active_only = true, \ > .rpm_key = (key), \ > + .div = (_div), \ > .branch = true, \ > .peer = &_platform##_##_name, \ > .rate = (r), \ > @@ -112,7 +114,12 @@ > > #define DEFINE_CLK_SMD_RPM_BRANCH(_platform, _name, _active, type, r_id, r) \ > __DEFINE_CLK_SMD_RPM_BRANCH(_platform, _name, _active, type, \ > - r_id, 0, r, QCOM_RPM_SMD_KEY_ENABLE) > + r_id, 0, r, QCOM_RPM_SMD_KEY_ENABLE, 0) > + > +#define DEFINE_CLK_SMD_RPM_BRANCH_DIV(_platform, _name, _active, type, r_id, \ > + _div) \ > + __DEFINE_CLK_SMD_RPM_BRANCH(_platform, _name, _active, type, \ > + r_id, 0, 0, QCOM_RPM_SMD_KEY_ENABLE, _div) > > #define DEFINE_CLK_SMD_RPM_QDSS(_platform, _name, _active, type, r_id) \ > __DEFINE_CLK_SMD_RPM(_platform, _name, _active, type, r_id, \ > @@ -121,12 +128,12 @@ > #define DEFINE_CLK_SMD_RPM_XO_BUFFER(_platform, _name, _active, r_id) \ > __DEFINE_CLK_SMD_RPM_BRANCH(_platform, _name, _active, \ > QCOM_SMD_RPM_CLK_BUF_A, r_id, 0, 1000, \ > - QCOM_RPM_KEY_SOFTWARE_ENABLE) > + QCOM_RPM_KEY_SOFTWARE_ENABLE, 0) > > #define DEFINE_CLK_SMD_RPM_XO_BUFFER_PINCTRL(_platform, _name, _active, r_id) \ > __DEFINE_CLK_SMD_RPM_BRANCH(_platform, _name, _active, \ > QCOM_SMD_RPM_CLK_BUF_A, r_id, 0, 1000, \ > - QCOM_RPM_KEY_PIN_CTRL_CLK_BUFFER_ENABLE_KEY) > + QCOM_RPM_KEY_PIN_CTRL_CLK_BUFFER_ENABLE_KEY, 0) > > #define to_clk_smd_rpm(_hw) container_of(_hw, struct clk_smd_rpm, hw) > > @@ -140,6 +147,7 @@ struct clk_smd_rpm { > bool branch; > struct clk_smd_rpm *peer; > struct clk_hw hw; > + u8 div; > unsigned long rate; > struct qcom_smd_rpm *rpm; > }; > @@ -370,10 +378,10 @@ static unsigned long clk_smd_rpm_recalc_rate(struct clk_hw *hw, > > /* > * RPM handles rate rounding and we don't have a way to > - * know what the rate will be, so just return whatever > - * rate was set. > + * know what the rate will be, so just return divided parent > + * rate or whatever rate was set. > */ > - return r->rate; > + return r->div ? parent_rate / r->div : r->rate; > } > > static int clk_smd_rpm_enable_scaling(struct qcom_smd_rpm *rpm) > @@ -416,6 +424,7 @@ static const struct clk_ops clk_smd_rpm_ops = { > static const struct clk_ops clk_smd_rpm_branch_ops = { > .prepare = clk_smd_rpm_prepare, > .unprepare = clk_smd_rpm_unprepare, > + .recalc_rate = clk_smd_rpm_recalc_rate, > }; > > DEFINE_CLK_SMD_RPM(msm8916, pcnoc_clk, pcnoc_a_clk, QCOM_SMD_RPM_BUS_CLK, 0); > -- > 2.17.1 >
On Wed 15 Sep 10:23 PDT 2021, Bjorn Andersson wrote: > On Wed 15 Sep 08:05 PDT 2021, Shawn Guo wrote: > > > On Tue, Sep 14, 2021 at 02:56:28PM -0700, Stephen Boyd wrote: > > > Quoting Shawn Guo (2021-09-13 19:55:52) > > > > On QCM2290 platform, the clock xo_board runs at 38400000, while the > > > > child clock bi_tcxo needs to run at 19200000. That said, > > > > clk_smd_rpm_branch_ops needs the capability of setting rate. Add rate > > > > hooks into clk_smd_rpm_branch_ops to make it possible. > > > > > > This doesn't sound right. The branch is a simple on/off. If xo_board is > > > 38.4MHz, then there is an internal divider in the SoC that makes bi_tcxo > > > (i.e. the root of the entire clk tree) be 19.2MHz. We don't model the > > > divider, I guess because it isn't very important to. Instead, we tack on > > > a divider field and implement recalc_rate op. See clk-rpmh.c in the qcom > > > directory for this. > > > > Thanks for the comment, Stephen! To be honest, I copied the > > implementation from vendor kernel, and wasn't really sure if it's > > correct or the best. > > > > So here is what I get based on your suggestion. Let's me know if > > it's how you wanted it to be. Thanks! > > > > Shawn > > > > ----8<--------- > > > > From 23dda79fee412738f046b89bdd20ef95a24c35cc Mon Sep 17 00:00:00 2001 > > From: Shawn Guo <shawn.guo@linaro.org> > > Date: Wed, 15 Sep 2021 22:00:32 +0800 > > Subject: [PATCH] clk: qcom: smd-rpm: Add a divider field for branch clock > > > > Similar to clk-rpmh, clk-smd-rpm has the same need to handle the case > > where an internal divider is there between xo_board and bi_tcxo. The > > change is made in the a back compatible way below. > > > > - Add div field to struct clk_smd_rpm, and have > > __DEFINE_CLK_SMD_RPM_BRANCH() assign it. > > > > - Update all existing __DEFINE_CLK_SMD_RPM_BRANCH() wrappers to pass a > > zero div. > > > > - Add DEFINE_CLK_SMD_RPM_BRANCH_DIV() which doesn't take rate argument > > but div. > > > > - Update clk_smd_rpm_recalc_rate() to handle div and add it as > > .recalc_rate of clk_smd_rpm_branch_ops. > > > > This looks good to me. > > And the confirmed that the xo_board in sdm630.dtsi (and hence SDM660) is > wrong, it should be 38.4MHz as well. > > Unfortunately adding the appropriate divider to the sdm660 bcxo would > break existing .dtsi (but we can probably convince the community that it > would be ok, if we do it now). > And as I sent that and was going to close the editor... In contrast to clk-rpmh we already have a "rate" defined for each clock in clk-smd-rpm, it's just that we don't let anyone know what it is for branches. But with your change of defining recalc_rate() for the branches we would return 19.2MHz for the tcxo - without specifying a divider. So your patch can be reduced to simply specifying recalc_rate() - i.e. the last line in your patch. I tested this on my sdm660 board, by updating xo_board and ensuring that all nodes referring to "xo" refers to rpmcc tcxo intead and it boots just fine. And it's backwards compatible with existing DT! However, as we specify recalc_rate(), we'd start reporting that all the buffered XO clocks are ticking at 1kHz, so I suspect that there might be things that doesn't work. This is done so that rate/1000 becomes 0 or 1 for the branches. But that will happen with the patch as you have given it as well, until we've defined all the divs. In other words, I don't think we should introduce the div, but rather just rely on the "rate". And for the buffered clocks we need to correct the rate - while ensuring that we pass a binary enable/rate to the interface. Regards, Bjorn > Regards, > Bjorn > > > Signed-off-by: Shawn Guo <shawn.guo@linaro.org> > > --- > > drivers/clk/qcom/clk-smd-rpm.c | 23 ++++++++++++++++------- > > 1 file changed, 16 insertions(+), 7 deletions(-) > > > > diff --git a/drivers/clk/qcom/clk-smd-rpm.c b/drivers/clk/qcom/clk-smd-rpm.c > > index 66d7807ee38e..66ef0d3795fd 100644 > > --- a/drivers/clk/qcom/clk-smd-rpm.c > > +++ b/drivers/clk/qcom/clk-smd-rpm.c > > @@ -66,13 +66,14 @@ > > } > > > > #define __DEFINE_CLK_SMD_RPM_BRANCH(_platform, _name, _active, type, r_id, \ > > - stat_id, r, key) \ > > + stat_id, r, key, _div) \ > > static struct clk_smd_rpm _platform##_##_active; \ > > static struct clk_smd_rpm _platform##_##_name = { \ > > .rpm_res_type = (type), \ > > .rpm_clk_id = (r_id), \ > > .rpm_status_id = (stat_id), \ > > .rpm_key = (key), \ > > + .div = (_div), \ > > .branch = true, \ > > .peer = &_platform##_##_active, \ > > .rate = (r), \ > > @@ -92,6 +93,7 @@ > > .rpm_status_id = (stat_id), \ > > .active_only = true, \ > > .rpm_key = (key), \ > > + .div = (_div), \ > > .branch = true, \ > > .peer = &_platform##_##_name, \ > > .rate = (r), \ > > @@ -112,7 +114,12 @@ > > > > #define DEFINE_CLK_SMD_RPM_BRANCH(_platform, _name, _active, type, r_id, r) \ > > __DEFINE_CLK_SMD_RPM_BRANCH(_platform, _name, _active, type, \ > > - r_id, 0, r, QCOM_RPM_SMD_KEY_ENABLE) > > + r_id, 0, r, QCOM_RPM_SMD_KEY_ENABLE, 0) > > + > > +#define DEFINE_CLK_SMD_RPM_BRANCH_DIV(_platform, _name, _active, type, r_id, \ > > + _div) \ > > + __DEFINE_CLK_SMD_RPM_BRANCH(_platform, _name, _active, type, \ > > + r_id, 0, 0, QCOM_RPM_SMD_KEY_ENABLE, _div) > > > > #define DEFINE_CLK_SMD_RPM_QDSS(_platform, _name, _active, type, r_id) \ > > __DEFINE_CLK_SMD_RPM(_platform, _name, _active, type, r_id, \ > > @@ -121,12 +128,12 @@ > > #define DEFINE_CLK_SMD_RPM_XO_BUFFER(_platform, _name, _active, r_id) \ > > __DEFINE_CLK_SMD_RPM_BRANCH(_platform, _name, _active, \ > > QCOM_SMD_RPM_CLK_BUF_A, r_id, 0, 1000, \ > > - QCOM_RPM_KEY_SOFTWARE_ENABLE) > > + QCOM_RPM_KEY_SOFTWARE_ENABLE, 0) > > > > #define DEFINE_CLK_SMD_RPM_XO_BUFFER_PINCTRL(_platform, _name, _active, r_id) \ > > __DEFINE_CLK_SMD_RPM_BRANCH(_platform, _name, _active, \ > > QCOM_SMD_RPM_CLK_BUF_A, r_id, 0, 1000, \ > > - QCOM_RPM_KEY_PIN_CTRL_CLK_BUFFER_ENABLE_KEY) > > + QCOM_RPM_KEY_PIN_CTRL_CLK_BUFFER_ENABLE_KEY, 0) > > > > #define to_clk_smd_rpm(_hw) container_of(_hw, struct clk_smd_rpm, hw) > > > > @@ -140,6 +147,7 @@ struct clk_smd_rpm { > > bool branch; > > struct clk_smd_rpm *peer; > > struct clk_hw hw; > > + u8 div; > > unsigned long rate; > > struct qcom_smd_rpm *rpm; > > }; > > @@ -370,10 +378,10 @@ static unsigned long clk_smd_rpm_recalc_rate(struct clk_hw *hw, > > > > /* > > * RPM handles rate rounding and we don't have a way to > > - * know what the rate will be, so just return whatever > > - * rate was set. > > + * know what the rate will be, so just return divided parent > > + * rate or whatever rate was set. > > */ > > - return r->rate; > > + return r->div ? parent_rate / r->div : r->rate; > > } > > > > static int clk_smd_rpm_enable_scaling(struct qcom_smd_rpm *rpm) > > @@ -416,6 +424,7 @@ static const struct clk_ops clk_smd_rpm_ops = { > > static const struct clk_ops clk_smd_rpm_branch_ops = { > > .prepare = clk_smd_rpm_prepare, > > .unprepare = clk_smd_rpm_unprepare, > > + .recalc_rate = clk_smd_rpm_recalc_rate, > > }; > > > > DEFINE_CLK_SMD_RPM(msm8916, pcnoc_clk, pcnoc_a_clk, QCOM_SMD_RPM_BUS_CLK, 0); > > -- > > 2.17.1 > >
On Wed, Sep 15, 2021 at 10:23:11AM -0700, Bjorn Andersson wrote: > On Wed 15 Sep 08:05 PDT 2021, Shawn Guo wrote: > > > On Tue, Sep 14, 2021 at 02:56:28PM -0700, Stephen Boyd wrote: > > > Quoting Shawn Guo (2021-09-13 19:55:52) > > > > On QCM2290 platform, the clock xo_board runs at 38400000, while the > > > > child clock bi_tcxo needs to run at 19200000. That said, > > > > clk_smd_rpm_branch_ops needs the capability of setting rate. Add rate > > > > hooks into clk_smd_rpm_branch_ops to make it possible. > > > > > > This doesn't sound right. The branch is a simple on/off. If xo_board is > > > 38.4MHz, then there is an internal divider in the SoC that makes bi_tcxo > > > (i.e. the root of the entire clk tree) be 19.2MHz. We don't model the > > > divider, I guess because it isn't very important to. Instead, we tack on > > > a divider field and implement recalc_rate op. See clk-rpmh.c in the qcom > > > directory for this. > > > > Thanks for the comment, Stephen! To be honest, I copied the > > implementation from vendor kernel, and wasn't really sure if it's > > correct or the best. > > > > So here is what I get based on your suggestion. Let's me know if > > it's how you wanted it to be. Thanks! > > > > Shawn > > > > ----8<--------- > > > > From 23dda79fee412738f046b89bdd20ef95a24c35cc Mon Sep 17 00:00:00 2001 > > From: Shawn Guo <shawn.guo@linaro.org> > > Date: Wed, 15 Sep 2021 22:00:32 +0800 > > Subject: [PATCH] clk: qcom: smd-rpm: Add a divider field for branch clock > > > > Similar to clk-rpmh, clk-smd-rpm has the same need to handle the case > > where an internal divider is there between xo_board and bi_tcxo. The > > change is made in the a back compatible way below. > > > > - Add div field to struct clk_smd_rpm, and have > > __DEFINE_CLK_SMD_RPM_BRANCH() assign it. > > > > - Update all existing __DEFINE_CLK_SMD_RPM_BRANCH() wrappers to pass a > > zero div. > > > > - Add DEFINE_CLK_SMD_RPM_BRANCH_DIV() which doesn't take rate argument > > but div. > > > > - Update clk_smd_rpm_recalc_rate() to handle div and add it as > > .recalc_rate of clk_smd_rpm_branch_ops. > > > > This looks good to me. > > And the confirmed that the xo_board in sdm630.dtsi (and hence SDM660) is > wrong, it should be 38.4MHz as well. Hmm, I see CAF kernel has 19.2MHz for SDM630/660 xo_board clock. Or am I looking at the wrong place? Shawn > Unfortunately adding the appropriate divider to the sdm660 bcxo would > break existing .dtsi (but we can probably convince the community that it > would be ok, if we do it now).
diff --git a/drivers/clk/qcom/clk-smd-rpm.c b/drivers/clk/qcom/clk-smd-rpm.c index 66d7807ee38e..2380e45b6247 100644 --- a/drivers/clk/qcom/clk-smd-rpm.c +++ b/drivers/clk/qcom/clk-smd-rpm.c @@ -416,6 +416,9 @@ static const struct clk_ops clk_smd_rpm_ops = { static const struct clk_ops clk_smd_rpm_branch_ops = { .prepare = clk_smd_rpm_prepare, .unprepare = clk_smd_rpm_unprepare, + .set_rate = clk_smd_rpm_set_rate, + .round_rate = clk_smd_rpm_round_rate, + .recalc_rate = clk_smd_rpm_recalc_rate, }; DEFINE_CLK_SMD_RPM(msm8916, pcnoc_clk, pcnoc_a_clk, QCOM_SMD_RPM_BUS_CLK, 0);
On QCM2290 platform, the clock xo_board runs at 38400000, while the child clock bi_tcxo needs to run at 19200000. That said, clk_smd_rpm_branch_ops needs the capability of setting rate. Add rate hooks into clk_smd_rpm_branch_ops to make it possible. Signed-off-by: Shawn Guo <shawn.guo@linaro.org> --- drivers/clk/qcom/clk-smd-rpm.c | 3 +++ 1 file changed, 3 insertions(+)