diff mbox series

[v2,1/3] clk: renesas: r9a06g032: Fix UART clkgrp bitsel

Message ID 20220518182527.1693156-1-ralph.siemsen@linaro.org (mailing list archive)
State Awaiting Upstream, archived
Headers show
Series [v2,1/3] clk: renesas: r9a06g032: Fix UART clkgrp bitsel | expand

Commit Message

Ralph Siemsen May 18, 2022, 6:25 p.m. UTC
There are two UART clock groups, each having a mux to select its
upstream clock source. The register/bit definitions for accessing these
two muxes appear to have been reversed since introduction. Correct them
so as to match the hardware manual.

Fixes: 4c3d88526eba ("clk: renesas: Renesas R9A06G032 clock driver")

Signed-off-by: Ralph Siemsen <ralph.siemsen@linaro.org>
---
v2 changes:
- reverse the comments as well

 drivers/clk/renesas/r9a06g032-clocks.c | 8 ++++----
 1 file changed, 4 insertions(+), 4 deletions(-)

Comments

Phil Edworthy May 18, 2022, 6:32 p.m. UTC | #1
Hi Ralph,

Thanks for your patch!

On 18 May 2022 19:25 Ralph Siemsen wrote:
> There are two UART clock groups, each having a mux to select its
> upstream clock source. The register/bit definitions for accessing these
> two muxes appear to have been reversed since introduction. Correct them
> so as to match the hardware manual.
> 
> Fixes: 4c3d88526eba ("clk: renesas: Renesas R9A06G032 clock driver")
> 
> Signed-off-by: Ralph Siemsen <ralph.siemsen@linaro.org>
> ---
> v2 changes:
> - reverse the comments as well
> 
>  drivers/clk/renesas/r9a06g032-clocks.c | 8 ++++----
>  1 file changed, 4 insertions(+), 4 deletions(-)
> 
> diff --git a/drivers/clk/renesas/r9a06g032-clocks.c
> b/drivers/clk/renesas/r9a06g032-clocks.c
> index c99942f0e4d4..abc0891fd96d 100644
> --- a/drivers/clk/renesas/r9a06g032-clocks.c
> +++ b/drivers/clk/renesas/r9a06g032-clocks.c
> @@ -286,8 +286,8 @@ static const struct r9a06g032_clkdesc
> r9a06g032_clocks[] = {
>  		.name = "uart_group_012",
>  		.type = K_BITSEL,
>  		.source = 1 + R9A06G032_DIV_UART,
> -		/* R9A06G032_SYSCTRL_REG_PWRCTRL_PG1_PR2 */
> -		.dual.sel = ((0xec / 4) << 5) | 24,
> +		/* R9A06G032_SYSCTRL_REG_PWRCTRL_PG0_0 */
> +		.dual.sel = ((0x34 / 4) << 5) | 30,
>  		.dual.group = 0,
>  	},
>  	{
> @@ -295,8 +295,8 @@ static const struct r9a06g032_clkdesc
> r9a06g032_clocks[] = {
>  		.name = "uart_group_34567",
>  		.type = K_BITSEL,
>  		.source = 1 + R9A06G032_DIV_P2_PG,
> -		/* R9A06G032_SYSCTRL_REG_PWRCTRL_PG0_0 */
> -		.dual.sel = ((0x34 / 4) << 5) | 30,
> +		/* R9A06G032_SYSCTRL_REG_PWRCTRL_PG1_PR2 */
> +		.dual.sel = ((0xec / 4) << 5) | 24,
>  		.dual.group = 1,
>  	},
>  	D_UGATE(CLK_UART0, "clk_uart0", UART_GROUP_012, 0, 0, 0x1b2, 0x1b3,
> 0x1b4, 0x1b5),
> --
> 2.25.1

Reviewed-by: Phil Edworthy <phil.edworthy@renesas.com>

Thanks
Phil
Geert Uytterhoeven May 19, 2022, 9:31 a.m. UTC | #2
On Wed, May 18, 2022 at 8:32 PM Phil Edworthy <phil.edworthy@renesas.com> wrote:
> On 18 May 2022 19:25 Ralph Siemsen wrote:
> > There are two UART clock groups, each having a mux to select its
> > upstream clock source. The register/bit definitions for accessing these
> > two muxes appear to have been reversed since introduction. Correct them
> > so as to match the hardware manual.
> >
> > Fixes: 4c3d88526eba ("clk: renesas: Renesas R9A06G032 clock driver")
> >
> > Signed-off-by: Ralph Siemsen <ralph.siemsen@linaro.org>
> > ---
> > v2 changes:
> > - reverse the comments as well
>
> Reviewed-by: Phil Edworthy <phil.edworthy@renesas.com>

Thanks, will queue in renesas-clk-for-v5.20.

Gr{oetje,eeting}s,

                        Geert

--
Geert Uytterhoeven -- There's lots of Linux beyond ia32 -- geert@linux-m68k.org

In personal conversations with technical people, I call myself a hacker. But
when I'm talking to journalists I just say "programmer" or something like that.
                                -- Linus Torvalds
diff mbox series

Patch

diff --git a/drivers/clk/renesas/r9a06g032-clocks.c b/drivers/clk/renesas/r9a06g032-clocks.c
index c99942f0e4d4..abc0891fd96d 100644
--- a/drivers/clk/renesas/r9a06g032-clocks.c
+++ b/drivers/clk/renesas/r9a06g032-clocks.c
@@ -286,8 +286,8 @@  static const struct r9a06g032_clkdesc r9a06g032_clocks[] = {
 		.name = "uart_group_012",
 		.type = K_BITSEL,
 		.source = 1 + R9A06G032_DIV_UART,
-		/* R9A06G032_SYSCTRL_REG_PWRCTRL_PG1_PR2 */
-		.dual.sel = ((0xec / 4) << 5) | 24,
+		/* R9A06G032_SYSCTRL_REG_PWRCTRL_PG0_0 */
+		.dual.sel = ((0x34 / 4) << 5) | 30,
 		.dual.group = 0,
 	},
 	{
@@ -295,8 +295,8 @@  static const struct r9a06g032_clkdesc r9a06g032_clocks[] = {
 		.name = "uart_group_34567",
 		.type = K_BITSEL,
 		.source = 1 + R9A06G032_DIV_P2_PG,
-		/* R9A06G032_SYSCTRL_REG_PWRCTRL_PG0_0 */
-		.dual.sel = ((0x34 / 4) << 5) | 30,
+		/* R9A06G032_SYSCTRL_REG_PWRCTRL_PG1_PR2 */
+		.dual.sel = ((0xec / 4) << 5) | 24,
 		.dual.group = 1,
 	},
 	D_UGATE(CLK_UART0, "clk_uart0", UART_GROUP_012, 0, 0, 0x1b2, 0x1b3, 0x1b4, 0x1b5),