From patchwork Thu Jan 19 21:23:15 2023 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Rick Edgecombe X-Patchwork-Id: 13108815 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org Received: from kanga.kvack.org (kanga.kvack.org [205.233.56.17]) by smtp.lore.kernel.org (Postfix) with ESMTP id 52E71C6379F for ; Thu, 19 Jan 2023 21:24:35 +0000 (UTC) Received: by kanga.kvack.org (Postfix) id 06E3728000E; Thu, 19 Jan 2023 16:24:27 -0500 (EST) Received: by kanga.kvack.org (Postfix, from userid 40) id F39BB280001; Thu, 19 Jan 2023 16:24:26 -0500 (EST) X-Delivered-To: int-list-linux-mm@kvack.org Received: by kanga.kvack.org (Postfix, from userid 63042) id CEF4628000E; Thu, 19 Jan 2023 16:24:26 -0500 (EST) X-Delivered-To: linux-mm@kvack.org Received: from relay.hostedemail.com (smtprelay0010.hostedemail.com [216.40.44.10]) by kanga.kvack.org (Postfix) with ESMTP id B417B280001 for ; Thu, 19 Jan 2023 16:24:26 -0500 (EST) Received: from smtpin06.hostedemail.com (a10.router.float.18 [10.200.18.1]) by unirelay09.hostedemail.com (Postfix) with ESMTP id 9657D806E1 for ; Thu, 19 Jan 2023 21:24:26 +0000 (UTC) X-FDA: 80372827332.06.47F7C07 Received: from mga11.intel.com (mga11.intel.com [192.55.52.93]) by imf27.hostedemail.com (Postfix) with ESMTP id 7F90840017 for ; Thu, 19 Jan 2023 21:24:24 +0000 (UTC) Authentication-Results: imf27.hostedemail.com; dkim=pass header.d=intel.com header.s=Intel header.b=YJ2+WySu; spf=pass (imf27.hostedemail.com: domain of rick.p.edgecombe@intel.com designates 192.55.52.93 as permitted sender) smtp.mailfrom=rick.p.edgecombe@intel.com; dmarc=pass (policy=none) header.from=intel.com ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=hostedemail.com; s=arc-20220608; t=1674163464; h=from:from:sender:reply-to:subject:subject:date:date: message-id:message-id:to:to:cc:cc:mime-version:content-type: content-transfer-encoding:in-reply-to:in-reply-to: references:references:dkim-signature; bh=dsrFj8bpNT5MvUDiRiCUjp10IycWIyaFRdvlnCTkRv8=; b=CGPX9QZRvS4Afi5m4mVYgsdHc6q8FkJR68BWo0zkSIorz7UK7bP1nnjz5M3Lep66jejvUh Qn7Wso2pz3vfBf8/pQyRzGnpxAj6U0IO7hGGPoiVaVU8rrDAQPnAChh1TQO/S0O+ncbSIk ygcqt3FbHS5oInLeRbtHuWOg4qufIcE= ARC-Authentication-Results: i=1; imf27.hostedemail.com; dkim=pass header.d=intel.com header.s=Intel header.b=YJ2+WySu; spf=pass (imf27.hostedemail.com: domain of rick.p.edgecombe@intel.com designates 192.55.52.93 as permitted sender) smtp.mailfrom=rick.p.edgecombe@intel.com; dmarc=pass (policy=none) header.from=intel.com ARC-Seal: i=1; s=arc-20220608; d=hostedemail.com; t=1674163464; a=rsa-sha256; cv=none; b=O+UBlXBXeHt1iiTiGe+cykfAhHCUeCZzaqnaNbEr+2HbRmSTjiAA4247gbPa4pxgg0e5pP OKAPD0a3uj64E2AWIJ0pZT1SyTIC/byAAo4H4aSn3BwHJGnOcL/U2g3+22zEyIxm2uComE 1rN3p+9M8dToXXVq+QoQhdq7LHI5sm8= DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=intel.com; i=@intel.com; q=dns/txt; s=Intel; t=1674163464; x=1705699464; h=from:to:cc:subject:date:message-id:in-reply-to: references; bh=0itXeYpmwui1qYObTMssZc6TAQWFWu07BF3T37hLMrE=; b=YJ2+WySusE9I72cReF8eKHRWgerieoW418QTG0Fe/VLJpmgmSb04eeGY aaU8AgRfFmuJ7PfWsL9xIOPkZUTLWYqZl703Rt4eEkjGhvstGnr46d5UW vroz/ugmFcm0Jg/DcxiQIU0o/olwOdPmhfFR6YASiBqKRReSQVaaL3CwO zjavWeC2CMs3QVGAu2tWswlm09entJJA/3WgnI3QxloGCzxykytvSn1k3 wUlEuCot5Rfy3+2b5JVmSLvXOUVGF1e3lyEpa08iJxnHKh66hRUQvKd7U TjjVYS4d5sOX8vVNfCsP+kxn9R+IKuIttrz5JP8Ntjnt0HQbZKb2G4qRP A==; X-IronPort-AV: E=McAfee;i="6500,9779,10595"; a="323120065" X-IronPort-AV: E=Sophos;i="5.97,230,1669104000"; d="scan'208";a="323120065" Received: from fmsmga005.fm.intel.com ([10.253.24.32]) by fmsmga102.fm.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 19 Jan 2023 13:24:23 -0800 X-IronPort-AV: E=McAfee;i="6500,9779,10595"; a="989139192" X-IronPort-AV: E=Sophos;i="5.97,230,1669104000"; d="scan'208";a="989139192" Received: from hossain3-mobl.amr.corp.intel.com (HELO rpedgeco-desk.amr.corp.intel.com) ([10.252.128.187]) by fmsmga005-auth.fm.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 19 Jan 2023 13:24:22 -0800 From: Rick Edgecombe To: x86@kernel.org, "H . Peter Anvin" , Thomas Gleixner , Ingo Molnar , linux-kernel@vger.kernel.org, linux-doc@vger.kernel.org, linux-mm@kvack.org, linux-arch@vger.kernel.org, linux-api@vger.kernel.org, Arnd Bergmann , Andy Lutomirski , Balbir Singh , Borislav Petkov , Cyrill Gorcunov , Dave Hansen , Eugene Syromiatnikov , Florian Weimer , "H . J . Lu" , Jann Horn , Jonathan Corbet , Kees Cook , Mike Kravetz , Nadav Amit , Oleg Nesterov , Pavel Machek , Peter Zijlstra , Randy Dunlap , Weijiang Yang , "Kirill A . Shutemov" , John Allen , kcc@google.com, eranian@google.com, rppt@kernel.org, jamorris@linux.microsoft.com, dethoma@microsoft.com, akpm@linux-foundation.org, Andrew.Cooper3@citrix.com, christina.schimpe@intel.com Cc: rick.p.edgecombe@intel.com, Yu-cheng Yu Subject: [PATCH v5 37/39] x86: Add PTRACE interface for shadow stack Date: Thu, 19 Jan 2023 13:23:15 -0800 Message-Id: <20230119212317.8324-38-rick.p.edgecombe@intel.com> X-Mailer: git-send-email 2.17.1 In-Reply-To: <20230119212317.8324-1-rick.p.edgecombe@intel.com> References: <20230119212317.8324-1-rick.p.edgecombe@intel.com> X-Rspamd-Server: rspam05 X-Rspamd-Queue-Id: 7F90840017 X-Stat-Signature: jr7s6oh8dre5qz9kxmjro58qa6o8atbo X-Rspam-User: X-HE-Tag: 1674163464-700537 X-HE-Meta: U2FsdGVkX1/dPJ9aM1tvIhkRtG3s/9WxvO25yzcYah3iQFxOgLT2Z/az8dioTivYIqrdzH5hVVChuSCujUxHeDz4x2IMAqww/Z0VnsExjqKxp0+aLHNvXjrVylUUD4HOajh9d9TNP5qY6ZDqPXGhGkxGQb1dq51SsxTQrVTWgs/8s422psxSdrg60G2jXQk8+/GKhpFwS7trW8GASb0pKy/XkcmyIP6BGf4tAbkNBTcmzDyf7twDbLf7OvFqLqt40OvhoKstH9sASgA1+cWcRI9KQ+bLCDjwuOmLESZGxDTYSiuVBu0NpeuhGArOSfYjJHPhO5zO5dzeaEq5YZhvk+8Wla30F4v9yVwRH10jeO5AAiBkvoIrwJF03E+EhU8Dv0C+ED2TYgFoVvZ1YdKLaGbuNnafIt75OAm7FO0gbOj1EK/AbqEjyR/PIta9LeBlGbF4oXG/EZFiTtuMCswFhj4OSU3quk1tYd04ri/C4fO8XqlzbsjW6Ycv33X3QFOfGaDkMUnW2yT+ALIPFiWbx96+9R5+gpfMZqip9sifhFKa7KvOQsYNlcjJg7UjSkec9N5+o3cdcrHya6IuCbj2Ta7xuayzCJnovVKR6NPzJJZJfUWGSdBVIUh5Pr7w3r7RveiuNTdvHu+YqeBqbDC+yiYXA53PBW3jwCE48RKqYG9u/yA/bxs4IjAFziNP+OssYoeub+NTe+Lydi8cCCCh1PWc83HNsFq32Ou4HKt90I8HBW3kWkk7KWYiO9vd6DdbgZbY18vy75vfIOJZ0nLaNLYAZ9zm7LvmcGq85y5zL0SviNwmezSu/Nwyv51U9hREjv37/Ugd/jOllMnti4CLXLLhe/u4XiFl1NdFy31/Bomw2GBcaX8qQsUX1WdhfiMdwRaKDhpoxA44nJ7Bl/U4fPibaJyL+cY071scDNzApex6quzAHlK3RSKC2Ce0CwqMbAiNVyL56N42tu7pzG7 TCy9useC 3gDoipM5KloXiPX092ZFxMNwERjYPFbNMW5AD4dAt7Odaz3c1CJ3+NIYfNIVIz5BWjhJxczkDUY1A8qWeTP/kmsNZ0Z0uyzAR5QHupDKw2dswoC2qs7RaW47oYKkO26XtAQHRumVVNYri9JU2T0SEMKrGlkgR4o3/Zj9MWKJ45aJdPcu5p7rd/GJg51ggshZ5K4kLAy9eixEB7C1mf5v8isWhwnZ6ubiNAs7GZy01C4YCujc= X-Bogosity: Ham, tests=bogofilter, spamicity=0.000000, version=1.2.4 Sender: owner-linux-mm@kvack.org Precedence: bulk X-Loop: owner-majordomo@kvack.org List-ID: From: Yu-cheng Yu Some applications (like GDB) would like to tweak shadow stack state via ptrace. This allows for existing functionality to continue to work for seized shadow stack applications. Provide an regset interface for manipulating the shadow stack pointer (SSP). There is already ptrace functionality for accessing xstate, but this does not include supervisor xfeatures. So there is not a completely clear place for where to put the shadow stack state. Adding it to the user xfeatures regset would complicate that code, as it currently shares logic with signals which should not have supervisor features. Don't add a general supervisor xfeature regset like the user one, because it is better to maintain flexibility for other supervisor xfeatures to define their own interface. For example, an xfeature may decide not to expose all of it's state to userspace, as is actually the case for shadow stack ptrace functionality. A lot of enum values remain to be used, so just put it in dedicated shadow stack regset. The only downside to not having a generic supervisor xfeature regset, is that apps need to be enlightened of any new supervisor xfeature exposed this way (i.e. they can't try to have generic save/restore logic). But maybe that is a good thing, because they have to think through each new xfeature instead of encountering issues when new a new supervisor xfeature was added. By adding a shadow stack regset, it also has the effect of including the shadow stack state in a core dump, which could be useful for debugging. The shadow stack specific xstate includes the SSP, and the shadow stack and WRSS enablement status. Enabling shadow stack or wrss in the kernel involves more than just flipping the bit. The kernel is made aware that it has to do extra things when cloning or handling signals. That logic is triggered off of separate feature enablement state kept in the task struct. So the flipping on HW shadow stack enforcement without notifying the kernel to change its behavior would severely limit what an application could do without crashing, and the results would depend on kernel internal implementation details. There is also no known use for controlling this state via prtace today. So only expose the SSP, which is something that userspace already has indirect control over. Tested-by: Pengfei Xu Tested-by: John Allen Co-developed-by: Rick Edgecombe Signed-off-by: Rick Edgecombe Signed-off-by: Yu-cheng Yu Reviewed-by: Kees Cook --- v5: - Check shadow stack enablement status for tracee (rppt) - Fix typo in comment v4: - Make shadow stack only. Reduce to only supporting SSP register, and remove CET references (peterz) - Add comment to not use 0x203, because binutils already looks for it in coredumps. (Christina Schimpe) v3: - Drop dependence on thread.shstk.size, and use thread.features bits - Drop 32 bit support v2: - Check alignment on ssp. - Block IBT bits. - Handle init states instead of returning error. - Add verbose commit log justifying the design. arch/x86/include/asm/fpu/regset.h | 7 +-- arch/x86/kernel/fpu/regset.c | 87 +++++++++++++++++++++++++++++++ arch/x86/kernel/ptrace.c | 12 +++++ include/uapi/linux/elf.h | 2 + 4 files changed, 105 insertions(+), 3 deletions(-) diff --git a/arch/x86/include/asm/fpu/regset.h b/arch/x86/include/asm/fpu/regset.h index 4f928d6a367b..697b77e96025 100644 --- a/arch/x86/include/asm/fpu/regset.h +++ b/arch/x86/include/asm/fpu/regset.h @@ -7,11 +7,12 @@ #include -extern user_regset_active_fn regset_fpregs_active, regset_xregset_fpregs_active; +extern user_regset_active_fn regset_fpregs_active, regset_xregset_fpregs_active, + ssp_active; extern user_regset_get2_fn fpregs_get, xfpregs_get, fpregs_soft_get, - xstateregs_get; + xstateregs_get, ssp_get; extern user_regset_set_fn fpregs_set, xfpregs_set, fpregs_soft_set, - xstateregs_set; + xstateregs_set, ssp_set; /* * xstateregs_active == regset_fpregs_active. Please refer to the comment diff --git a/arch/x86/kernel/fpu/regset.c b/arch/x86/kernel/fpu/regset.c index 6d056b68f4ed..10c092d21809 100644 --- a/arch/x86/kernel/fpu/regset.c +++ b/arch/x86/kernel/fpu/regset.c @@ -8,6 +8,7 @@ #include #include #include +#include #include "context.h" #include "internal.h" @@ -174,6 +175,92 @@ int xstateregs_set(struct task_struct *target, const struct user_regset *regset, return ret; } + +#ifdef CONFIG_X86_USER_SHADOW_STACK +int ssp_active(struct task_struct *target, const struct user_regset *regset) +{ + if (target->thread.features & ARCH_SHSTK_SHSTK) + return regset->n; + + return 0; +} + +int ssp_get(struct task_struct *target, const struct user_regset *regset, + struct membuf to) +{ + struct fpu *fpu = &target->thread.fpu; + struct cet_user_state *cetregs; + + if (!boot_cpu_has(X86_FEATURE_USER_SHSTK)) + return -ENODEV; + + sync_fpstate(fpu); + cetregs = get_xsave_addr(&fpu->fpstate->regs.xsave, XFEATURE_CET_USER); + if (!cetregs) { + /* + * The registers are the in the init state. The init values for + * these regs are zero, so just zero the output buffer. + */ + membuf_zero(&to, sizeof(cetregs->user_ssp)); + return 0; + } + + return membuf_write(&to, (unsigned long *)&cetregs->user_ssp, + sizeof(cetregs->user_ssp)); +} + +int ssp_set(struct task_struct *target, const struct user_regset *regset, + unsigned int pos, unsigned int count, + const void *kbuf, const void __user *ubuf) +{ + struct fpu *fpu = &target->thread.fpu; + struct xregs_state *xsave = &fpu->fpstate->regs.xsave; + struct cet_user_state *cetregs; + unsigned long user_ssp; + int r; + + if (!boot_cpu_has(X86_FEATURE_USER_SHSTK) || + !ssp_active(target, regset)) + return -ENODEV; + + r = user_regset_copyin(&pos, &count, &kbuf, &ubuf, &user_ssp, 0, -1); + if (r) + return r; + + /* + * Some kernel instructions (IRET, etc) can cause exceptions in the case + * of disallowed CET register values. Just prevent invalid values. + */ + if ((user_ssp >= TASK_SIZE_MAX) || !IS_ALIGNED(user_ssp, 8)) + return -EINVAL; + + fpu_force_restore(fpu); + + /* + * Don't want to init the xfeature until the kernel will definitely + * overwrite it, otherwise if it inits and then fails out, it would + * end up initing it to random data. + */ + if (!xfeature_saved(xsave, XFEATURE_CET_USER) && + WARN_ON(init_xfeature(xsave, XFEATURE_CET_USER))) + return -ENODEV; + + cetregs = get_xsave_addr(xsave, XFEATURE_CET_USER); + if (WARN_ON(!cetregs)) { + /* + * This shouldn't ever be NULL because it was successfully + * inited above if needed. The only scenario would be if an + * xfeature was somehow saved in a buffer, but not enabled in + * xsave. + */ + return -ENODEV; + } + + cetregs->user_ssp = user_ssp; + return 0; +} +#endif /* CONFIG_X86_USER_SHADOW_STACK */ + #if defined CONFIG_X86_32 || defined CONFIG_IA32_EMULATION /* diff --git a/arch/x86/kernel/ptrace.c b/arch/x86/kernel/ptrace.c index dfaa270a7cc9..095f04bdabdc 100644 --- a/arch/x86/kernel/ptrace.c +++ b/arch/x86/kernel/ptrace.c @@ -58,6 +58,7 @@ enum x86_regset_64 { REGSET64_FP, REGSET64_IOPERM, REGSET64_XSTATE, + REGSET64_SSP, }; #define REGSET_GENERAL \ @@ -1267,6 +1268,17 @@ static struct user_regset x86_64_regsets[] __ro_after_init = { .active = ioperm_active, .regset_get = ioperm_get }, +#ifdef CONFIG_X86_USER_SHADOW_STACK + [REGSET64_SSP] = { + .core_note_type = NT_X86_SHSTK, + .n = 1, + .size = sizeof(u64), + .align = sizeof(u64), + .active = ssp_active, + .regset_get = ssp_get, + .set = ssp_set + }, +#endif }; static const struct user_regset_view user_x86_64_view = { diff --git a/include/uapi/linux/elf.h b/include/uapi/linux/elf.h index 4c6a8fa5e7ed..413a15c07121 100644 --- a/include/uapi/linux/elf.h +++ b/include/uapi/linux/elf.h @@ -406,6 +406,8 @@ typedef struct elf64_shdr { #define NT_386_TLS 0x200 /* i386 TLS slots (struct user_desc) */ #define NT_386_IOPERM 0x201 /* x86 io permission bitmap (1=deny) */ #define NT_X86_XSTATE 0x202 /* x86 extended state using xsave */ +/* Old binutils treats 0x203 as a CET state */ +#define NT_X86_SHSTK 0x204 /* x86 SHSTK state */ #define NT_S390_HIGH_GPRS 0x300 /* s390 upper register halves */ #define NT_S390_TIMER 0x301 /* s390 timer register */ #define NT_S390_TODCMP 0x302 /* s390 TOD clock comparator register */