From patchwork Mon Feb 27 22:29:17 2023 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Rick Edgecombe X-Patchwork-Id: 13154232 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org Received: from kanga.kvack.org (kanga.kvack.org [205.233.56.17]) by smtp.lore.kernel.org (Postfix) with ESMTP id C62E9C7EE31 for ; Mon, 27 Feb 2023 22:31:32 +0000 (UTC) Received: by kanga.kvack.org (Postfix) id 539276B0072; Mon, 27 Feb 2023 17:31:32 -0500 (EST) Received: by kanga.kvack.org (Postfix, from userid 40) id 4E7516B0074; Mon, 27 Feb 2023 17:31:32 -0500 (EST) X-Delivered-To: int-list-linux-mm@kvack.org Received: by kanga.kvack.org (Postfix, from userid 63042) id 3887D6B0075; Mon, 27 Feb 2023 17:31:32 -0500 (EST) X-Delivered-To: linux-mm@kvack.org Received: from relay.hostedemail.com (smtprelay0012.hostedemail.com [216.40.44.12]) by kanga.kvack.org (Postfix) with ESMTP id 28E136B0072 for ; Mon, 27 Feb 2023 17:31:32 -0500 (EST) Received: from smtpin15.hostedemail.com (a10.router.float.18 [10.200.18.1]) by unirelay02.hostedemail.com (Postfix) with ESMTP id F39AC1204AA for ; Mon, 27 Feb 2023 22:31:31 +0000 (UTC) X-FDA: 80514519582.15.3AD3B2A Received: from mga12.intel.com (mga12.intel.com [192.55.52.136]) by imf13.hostedemail.com (Postfix) with ESMTP id C823220009 for ; Mon, 27 Feb 2023 22:31:29 +0000 (UTC) Authentication-Results: imf13.hostedemail.com; dkim=pass header.d=intel.com header.s=Intel header.b=GnUGuh71; spf=pass (imf13.hostedemail.com: domain of rick.p.edgecombe@intel.com designates 192.55.52.136 as permitted sender) smtp.mailfrom=rick.p.edgecombe@intel.com; dmarc=pass (policy=none) header.from=intel.com ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=hostedemail.com; s=arc-20220608; t=1677537090; h=from:from:sender:reply-to:subject:subject:date:date: message-id:message-id:to:to:cc:cc:mime-version:content-type: content-transfer-encoding:in-reply-to:in-reply-to: references:references:dkim-signature; bh=jlTKmZYifm3wG4j38mda0fuVjIqxC/45mxPbP7FCqjE=; b=wR3BEQFNSLcuiOFhMSEh0C8zJJSTSq7+oPb6vRAe+9Z/TbDjGPi7dTMI4ddA7uehLN0z9b Wuw3H9vaBdUWHrpfpFa5nbObYWCLNeblSkV7pmQq5UbYh88zs+R3lLUX6DP6U/blZBrqp4 fkJr9YrYJATuFdeLM+ERMkMgIoaCVrY= ARC-Authentication-Results: i=1; imf13.hostedemail.com; dkim=pass header.d=intel.com header.s=Intel header.b=GnUGuh71; spf=pass (imf13.hostedemail.com: domain of rick.p.edgecombe@intel.com designates 192.55.52.136 as permitted sender) smtp.mailfrom=rick.p.edgecombe@intel.com; dmarc=pass (policy=none) header.from=intel.com ARC-Seal: i=1; s=arc-20220608; d=hostedemail.com; t=1677537090; a=rsa-sha256; cv=none; b=Rq+xiKO5bXnbIVOd/xN23yyF2onGeutGCkTC52BG2QItN/DaP/gJYcVr+m2Y87lW6wSI4J gAb8Em1e/cGase+eLAZmdqxjp9Iwg4lmSDX/E+aNPzl5LlBSUQjffUDiygk075KtIP6PMg 1qnK7RMCQpkL5mko9eJJZaTWcCE+9KU= DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=intel.com; i=@intel.com; q=dns/txt; s=Intel; t=1677537089; x=1709073089; h=from:to:cc:subject:date:message-id:in-reply-to: references; bh=J0932fBh2XRteOmToVVnjH63Fz97/Mj9Z7Xua8i0NMA=; b=GnUGuh71wruHatVKB2sEk4RS2aJsMMzQ/N7+ICqZFVfIUeK4TIhYYGYu mQZ/KLpfNq63ly+WRLVrmnbHSOWqUzAcEgdvS6SjuU9wuI2ngFonGk5E6 LgWdefboLesB0UCe6C3b3/EAuZ65nobiDWfbFpvKQT9TdToM0KEF/BNsB qP4Gy88EVbe1n5r+Eoya/Z4wQ1yL3CG3vZkKXMaN20qSw949xkObehicT 9EdUt5gq/8b06Mu92hGCMXLg0Wv91CWhpVybhndbVIyepnIHHj2PXXxCS fiNvCDP+mgh2Zb1XN4v1WpwAcWrOBReI98ps+kGV+hchhVjwjxu/jBP2a A==; X-IronPort-AV: E=McAfee;i="6500,9779,10634"; a="313657010" X-IronPort-AV: E=Sophos;i="5.98,220,1673942400"; d="scan'208";a="313657010" Received: from orsmga005.jf.intel.com ([10.7.209.41]) by fmsmga106.fm.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 27 Feb 2023 14:31:08 -0800 X-IronPort-AV: E=McAfee;i="6500,9779,10634"; a="848024335" X-IronPort-AV: E=Sophos;i="5.98,220,1673942400"; d="scan'208";a="848024335" Received: from leonqu-mobl1.amr.corp.intel.com (HELO rpedgeco-desk.amr.corp.intel.com) ([10.209.72.19]) by orsmga005-auth.jf.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 27 Feb 2023 14:31:07 -0800 From: Rick Edgecombe To: x86@kernel.org, "H . Peter Anvin" , Thomas Gleixner , Ingo Molnar , linux-kernel@vger.kernel.org, linux-doc@vger.kernel.org, linux-mm@kvack.org, linux-arch@vger.kernel.org, linux-api@vger.kernel.org, Arnd Bergmann , Andy Lutomirski , Balbir Singh , Borislav Petkov , Cyrill Gorcunov , Dave Hansen , Eugene Syromiatnikov , Florian Weimer , "H . J . Lu" , Jann Horn , Jonathan Corbet , Kees Cook , Mike Kravetz , Nadav Amit , Oleg Nesterov , Pavel Machek , Peter Zijlstra , Randy Dunlap , Weijiang Yang , "Kirill A . Shutemov" , John Allen , kcc@google.com, eranian@google.com, rppt@kernel.org, jamorris@linux.microsoft.com, dethoma@microsoft.com, akpm@linux-foundation.org, Andrew.Cooper3@citrix.com, christina.schimpe@intel.com, david@redhat.com, debug@rivosinc.com Cc: rick.p.edgecombe@intel.com, Yu-cheng Yu Subject: [PATCH v7 01/41] Documentation/x86: Add CET shadow stack description Date: Mon, 27 Feb 2023 14:29:17 -0800 Message-Id: <20230227222957.24501-2-rick.p.edgecombe@intel.com> X-Mailer: git-send-email 2.17.1 In-Reply-To: <20230227222957.24501-1-rick.p.edgecombe@intel.com> References: <20230227222957.24501-1-rick.p.edgecombe@intel.com> X-Rspamd-Server: rspam05 X-Rspamd-Queue-Id: C823220009 X-Stat-Signature: o4agoqu8xos3fznsujddt4kay9d6dabk X-Rspam-User: X-HE-Tag: 1677537089-49088 X-HE-Meta: U2FsdGVkX180a3/gfYnhvkGm5X35EFJSvEWd38NP4bBhLwFJ/DBSyqGolkQ8bHUvgIpzdnjRp48rxdY36I29fY1WBocXq1FGrUFQ1jw5Qakh92brfGuSZOBFUpYq9NMShvw3fBUUlvs1xJr72qkFgDf4n+61ajmABXqdubgbEMkz1sy+3J3H0cWkd+Snp89ItP02atwiBUDyvxWyviJeJ9G9HJjnh3yB3yhublU5G+soI65Pmrirb6xN3I+YLms/8SKVpg9fNgvz2SyKsfa1M+eM9tmXuVU6cLBe1aE8escjB+HgFmVqFG01+8j11v5QVXh8ARFjMUyalVtTfk3UZMBsozbSt/pz8ZvJNyiDj3i/In12Eyo0Ef9zQ2fRtsjzrZFk2FaIaswhPzGqC6xgBgsF8sPNkRE0C+0a+LpR5MU6QC29o7a6E8vuu7FOD/r2mwU3qib/9b8kOkX4vXtE3zNsroXf+acYXx3BQA9KvlzLkFsxsbSGWtWVeTi7RIQHfGwv3eS1mbvvZG/EH/V6ZvfkDJqcAu6pLHllPl5WNWzwa4eSdaI5/A9LK0J8FClmW8QBis+VhNGflDhX+pyCPG87XenY7hu0ICzFl437EGKejm/nB5+evDJeddcWkNJE12hOtQbsqR7DF/LqxHQuRjHoayvb5lxdvZ3W2ajKYCNWu8CSxmLMLwSOB1tmoiQhOU2JzM7+7QxGs6I21XGOODtahUDKH39H0EomdjWZAo3+gZ58oknQqQNaRtXXJeBStyvbOjQT0YP1DH1boDNoopwiEwsLp7NkOYv5G+cKYQ0bjd/kjv/z/zdG5ylsbHxWdJDYfpw/7vuTiRWXvBwG4fxX93yPBarcdfzwakPYSMnmPXsqsUKzapq+AWdHD/uSJZgS3hwFuzN/eM3X77ZMrDnUzFoM9e+6TG2z2BdiAbXUr34z7wzjGPZ3CCNl8DFN+CrlO4jAiwPDl6/DInE rJv1gT+P H5FmAegyeAgkbyMiOkSAn2mUzxnimKA2WNm0fDcNE6fhkAN2unSlrVqUCCuMfow6i0m+JD+xcZ+tneH3u7LnkxjJpZA8G5HLlih2KYZEWh0KquQqRRfv8FlBsxG4CAqjg2GaXmfM/um0qkrpXNhCnUREll1aEu1QP5q4pP7+ELjjSxtdi9joqoSt1bV8lpjUc6IiVtqDs2XO+X4huB+BiAqyq5dMMYzdboU8lO7GCs8GcaBh73otGlox1L/2RuwklHpQphdVtdbeBFsfQSruKKeP567TA8Wng/V0qkVOsomCsL5mJfCXyqpouGG3Lbt6Dop2eZzEOb0UQ74VmL4kGhqSPjOPcU9FINRH7 X-Bogosity: Ham, tests=bogofilter, spamicity=0.000000, version=1.2.4 Sender: owner-linux-mm@kvack.org Precedence: bulk X-Loop: owner-majordomo@kvack.org List-ID: From: Yu-cheng Yu Introduce a new document on Control-flow Enforcement Technology (CET). Tested-by: Pengfei Xu Tested-by: John Allen Tested-by: Kees Cook Acked-by: Mike Rapoport (IBM) Reviewed-by: Kees Cook Signed-off-by: Yu-cheng Yu Co-developed-by: Rick Edgecombe Signed-off-by: Rick Edgecombe Cc: Kees Cook --- v5: - Literal format tweaks (Bagas Sanjaya) - Update EOPNOTSUPP text due to unification after comment from (Kees) - Update 32 bit signal support with new behavior - Remove capitalization on shadow stack (Boris) - Fix typo v4: - Drop clearcpuid piece (Boris) - Add some info about 32 bit v3: - Clarify kernel IBT is supported by the kernel. (Kees, Andrew Cooper) - Clarify which arch_prctl's can take multiple bits. (Kees) - Describe ASLR characteristics of thread shadow stacks. (Kees) - Add exec section. (Andrew Cooper) - Fix some capitalization (Bagas Sanjaya) - Update new location of enablement status proc. - Add info about new user_shstk software capability. - Add more info about what the kernel pushes to the shadow stack on signal. v2: - Updated to new arch_prctl() API - Add bit about new proc status --- Documentation/x86/index.rst | 1 + Documentation/x86/shstk.rst | 166 ++++++++++++++++++++++++++++++++++++ 2 files changed, 167 insertions(+) create mode 100644 Documentation/x86/shstk.rst diff --git a/Documentation/x86/index.rst b/Documentation/x86/index.rst index c73d133fd37c..8ac64d7de4dc 100644 --- a/Documentation/x86/index.rst +++ b/Documentation/x86/index.rst @@ -22,6 +22,7 @@ x86-specific Documentation mtrr pat intel-hfi + shstk iommu intel_txt amd-memory-encryption diff --git a/Documentation/x86/shstk.rst b/Documentation/x86/shstk.rst new file mode 100644 index 000000000000..f2e6f323cf68 --- /dev/null +++ b/Documentation/x86/shstk.rst @@ -0,0 +1,166 @@ +.. SPDX-License-Identifier: GPL-2.0 + +====================================================== +Control-flow Enforcement Technology (CET) Shadow Stack +====================================================== + +CET Background +============== + +Control-flow Enforcement Technology (CET) is term referring to several +related x86 processor features that provides protection against control +flow hijacking attacks. The HW feature itself can be set up to protect +both applications and the kernel. + +CET introduces shadow stack and indirect branch tracking (IBT). Shadow stack +is a secondary stack allocated from memory and cannot be directly modified by +applications. When executing a CALL instruction, the processor pushes the +return address to both the normal stack and the shadow stack. Upon +function return, the processor pops the shadow stack copy and compares it +to the normal stack copy. If the two differ, the processor raises a +control-protection fault. IBT verifies indirect CALL/JMP targets are intended +as marked by the compiler with 'ENDBR' opcodes. Not all CPU's have both Shadow +Stack and Indirect Branch Tracking. Today in the 64-bit kernel, only userspace +shadow stack and kernel IBT are supported. + +Requirements to use Shadow Stack +================================ + +To use userspace shadow stack you need HW that supports it, a kernel +configured with it and userspace libraries compiled with it. + +The kernel Kconfig option is X86_USER_SHADOW_STACK, and it can be disabled +with the kernel parameter: nousershstk. + +To build a user shadow stack enabled kernel, Binutils v2.29 or LLVM v6 or later +are required. + +At run time, /proc/cpuinfo shows CET features if the processor supports +CET. "user_shstk" means that userspace shadow stack is supported on the current +kernel and HW. + +Application Enabling +==================== + +An application's CET capability is marked in its ELF note and can be verified +from readelf/llvm-readelf output:: + + readelf -n | grep -a SHSTK + properties: x86 feature: SHSTK + +The kernel does not process these applications markers directly. Applications +or loaders must enable CET features using the interface described in section 4. +Typically this would be done in dynamic loader or static runtime objects, as is +the case in GLIBC. + +Enabling arch_prctl()'s +======================= + +Elf features should be enabled by the loader using the below arch_prctl's. They +are only supported in 64 bit user applications. + +arch_prctl(ARCH_SHSTK_ENABLE, unsigned long feature) + Enable a single feature specified in 'feature'. Can only operate on + one feature at a time. + +arch_prctl(ARCH_SHSTK_DISABLE, unsigned long feature) + Disable a single feature specified in 'feature'. Can only operate on + one feature at a time. + +arch_prctl(ARCH_SHSTK_LOCK, unsigned long features) + Lock in features at their current enabled or disabled status. 'features' + is a mask of all features to lock. All bits set are processed, unset bits + are ignored. The mask is ORed with the existing value. So any feature bits + set here cannot be enabled or disabled afterwards. + +The return values are as follows. On success, return 0. On error, errno can +be:: + + -EPERM if any of the passed feature are locked. + -ENOTSUPP if the feature is not supported by the hardware or + kernel. + -EINVAL arguments (non existing feature, etc) + +The feature's bits supported are:: + + ARCH_SHSTK_SHSTK - Shadow stack + ARCH_SHSTK_WRSS - WRSS + +Currently shadow stack and WRSS are supported via this interface. WRSS +can only be enabled with shadow stack, and is automatically disabled +if shadow stack is disabled. + +Proc Status +=========== +To check if an application is actually running with shadow stack, the +user can read the /proc/$PID/status. It will report "wrss" or "shstk" +depending on what is enabled. The lines look like this:: + + x86_Thread_features: shstk wrss + x86_Thread_features_locked: shstk wrss + +Implementation of the Shadow Stack +================================== + +Shadow Stack Size +----------------- + +A task's shadow stack is allocated from memory to a fixed size of +MIN(RLIMIT_STACK, 4 GB). In other words, the shadow stack is allocated to +the maximum size of the normal stack, but capped to 4 GB. However, +a compat-mode application's address space is smaller, each of its thread's +shadow stack size is MIN(1/4 RLIMIT_STACK, 4 GB). + +Signal +------ + +By default, the main program and its signal handlers use the same shadow +stack. Because the shadow stack stores only return addresses, a large +shadow stack covers the condition that both the program stack and the +signal alternate stack run out. + +When a signal happens, the old pre-signal state is pushed on the stack. When +shadow stack is enabled, the shadow stack specific state is pushed onto the +shadow stack. Today this is only the old SSP (shadow stack pointer), pushed +in a special format with bit 63 set. On sigreturn this old SSP token is +verified and restored by the kernel. The kernel will also push the normal +restorer address to the shadow stack to help userspace avoid a shadow stack +violation on the sigreturn path that goes through the restorer. + +So the shadow stack signal frame format is as follows:: + + |1...old SSP| - Pointer to old pre-signal ssp in sigframe token format + (bit 63 set to 1) + | ...| - Other state may be added in the future + + +32 bit ABI signals are not supported in shadow stack processes. Linux prevents +32 bit execution while shadow stack is enabled by the allocating shadow stack's +outside of the 32 bit address space. When execution enters 32 bit mode, either +via far call or returning to userspace, a #GP is generated by the hardware +which, will be delivered to the process as a segfault. When transitioning to +userspace the register's state will be as if the userspace ip being returned to +caused the segfault. + +Fork +---- + +The shadow stack's vma has VM_SHADOW_STACK flag set; its PTEs are required +to be read-only and dirty. When a shadow stack PTE is not RO and dirty, a +shadow access triggers a page fault with the shadow stack access bit set +in the page fault error code. + +When a task forks a child, its shadow stack PTEs are copied and both the +parent's and the child's shadow stack PTEs are cleared of the dirty bit. +Upon the next shadow stack access, the resulting shadow stack page fault +is handled by page copy/re-use. + +When a pthread child is created, the kernel allocates a new shadow stack +for the new thread. New shadow stack's behave like mmap() with respect to +ASLR behavior. + +Exec +---- + +On exec, shadow stack features are disabled by the kernel. At which point, +userspace can choose to re-enable, or lock them.