From patchwork Sun Feb 11 17:47:02 2024 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Ankit Agrawal X-Patchwork-Id: 13552533 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org Received: from kanga.kvack.org (kanga.kvack.org [205.233.56.17]) by smtp.lore.kernel.org (Postfix) with ESMTP id B2CE8C4829B for ; Sun, 11 Feb 2024 17:47:38 +0000 (UTC) Received: by kanga.kvack.org (Postfix) id 292136B0074; Sun, 11 Feb 2024 12:47:38 -0500 (EST) Received: by kanga.kvack.org (Postfix, from userid 40) id 21A126B0075; Sun, 11 Feb 2024 12:47:38 -0500 (EST) X-Delivered-To: int-list-linux-mm@kvack.org Received: by kanga.kvack.org (Postfix, from userid 63042) id 046786B0078; Sun, 11 Feb 2024 12:47:37 -0500 (EST) X-Delivered-To: linux-mm@kvack.org Received: from relay.hostedemail.com (smtprelay0011.hostedemail.com [216.40.44.11]) by kanga.kvack.org (Postfix) with ESMTP id E08516B0074 for ; Sun, 11 Feb 2024 12:47:37 -0500 (EST) Received: from smtpin21.hostedemail.com (a10.router.float.18 [10.200.18.1]) by unirelay09.hostedemail.com (Postfix) with ESMTP id 7167180655 for ; Sun, 11 Feb 2024 17:47:37 +0000 (UTC) X-FDA: 81780255354.21.592C70A Received: from NAM11-BN8-obe.outbound.protection.outlook.com (mail-bn8nam11on2041.outbound.protection.outlook.com [40.107.236.41]) by imf28.hostedemail.com (Postfix) with ESMTP id 7C8B4C000C for ; Sun, 11 Feb 2024 17:47:34 +0000 (UTC) Authentication-Results: imf28.hostedemail.com; dkim=pass header.d=Nvidia.com header.s=selector2 header.b=PJqTo1GC; dmarc=pass (policy=reject) header.from=nvidia.com; arc=pass ("microsoft.com:s=arcselector9901:i=1"); spf=pass (imf28.hostedemail.com: domain of ankita@nvidia.com designates 40.107.236.41 as permitted sender) smtp.mailfrom=ankita@nvidia.com ARC-Message-Signature: i=2; a=rsa-sha256; c=relaxed/relaxed; d=hostedemail.com; s=arc-20220608; t=1707673654; h=from:from:sender:reply-to:subject:subject:date:date: message-id:message-id:to:to:cc:cc:mime-version:mime-version: content-type:content-type:content-transfer-encoding: in-reply-to:in-reply-to:references:references:dkim-signature; bh=8reAq1+JeHA8Bw3vavJBNBftpGtUmI2ty9heYFxxluA=; b=wqJFT41zGTlEZ4pkJQbaV0LfYSAL6+fhme03P6ENoiUQJ/aGTpA19tbzPDkHP5FHSQfYPz P0M8tPp9fVITaHSqDMUvu7HZmQcvHzxvx1OX/wFOjDNxlDiKLY46ukl+EP9yIKv01jQMtL ETNOc17fn3pdyly7IEFJbehOUzEgEig= ARC-Authentication-Results: i=2; imf28.hostedemail.com; dkim=pass header.d=Nvidia.com header.s=selector2 header.b=PJqTo1GC; dmarc=pass (policy=reject) header.from=nvidia.com; arc=pass ("microsoft.com:s=arcselector9901:i=1"); spf=pass (imf28.hostedemail.com: domain of ankita@nvidia.com designates 40.107.236.41 as permitted sender) smtp.mailfrom=ankita@nvidia.com ARC-Seal: i=2; s=arc-20220608; d=hostedemail.com; t=1707673654; a=rsa-sha256; cv=pass; b=YusVQ98izyP/n51gEY6Fr2QFkY2XoyuK/NRlrad74H0WVwZZukncT5TB1cfopDAMcnsPll wV7/wKUP8JtkimrYTQS95oREY9idKU4lhrs9BtpZz57h9yRW2BrjqeNMmxLCGyexpgDSn9 rYfUChJ5Qea/0t0Hi/9eheCorMOewKw= ARC-Seal: i=1; a=rsa-sha256; s=arcselector9901; d=microsoft.com; cv=none; b=D1OXMuF8BkMUg5PxoNpQtEwa+gZ/Ed27GjLp2lz55xay9NBRXFfG23GDPKp+qcWkYhzwSKZNlwpwaNP0SHgAT3lbdhS+kmmqzsU3f8gb3n/kU2gsilEfns+RMuEEGryxNFIV1IclGbiqpcYCgHq4ih84y51p2Grx/9W541T7tT6ww8apptzbj/rZYqKCCw2dH+mCKOTFks9GorwQ+0UFxPNl8PjSnEgwT0lF85ZaZvRL51G4WBvS4ZI416UkIBLwV1UvJ063D+SZbs5g+1Yi0ftt2DTQOL4xubDnlmNsFuCra96H2Ezg6IH6BlwT90reX2ylQ3e5i9xaj2tjUjWGgQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=microsoft.com; s=arcselector9901; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-AntiSpam-MessageData-ChunkCount:X-MS-Exchange-AntiSpam-MessageData-0:X-MS-Exchange-AntiSpam-MessageData-1; bh=8reAq1+JeHA8Bw3vavJBNBftpGtUmI2ty9heYFxxluA=; b=TcuU7snBVquqUBiTdvWw1WagIcqVQ87IXKMGddrenI6ksytAy7KjkdPMak6aSlm5nP2Pk7EZ6wGjKvIZQWNEHvDAob5O3Ej9KcDc53qdHT1LdvKxk9RvuMrezZ4BokF1tLfLu/10vvrfM33a/zzto7lTAVjywIYB4VrlfbMjKyv3vct6bi7QhVhQUOMiOJLm6+CNXmnRkeBLtZo8B3hzPJq6k0/nkSqjugAD/9o3+a8OUj7FUvfXWGX3JeTSN1AW3z4gWigj1g25Vw3zUUiSmRdya6s0nIImj9Ai4uOdGokwk3jK5vyGTFwmaO5azvSmwPkHrNnjQRfbPXgqVoBIdQ== ARC-Authentication-Results: i=1; mx.microsoft.com 1; spf=pass (sender ip is 216.228.118.233) smtp.rcpttodomain=kernel.org smtp.mailfrom=nvidia.com; dmarc=pass (p=reject sp=reject pct=100) action=none header.from=nvidia.com; dkim=none (message not signed); arc=none (0) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=Nvidia.com; s=selector2; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck; bh=8reAq1+JeHA8Bw3vavJBNBftpGtUmI2ty9heYFxxluA=; b=PJqTo1GC7rq8wnb+k8DNmIoi1K8AJvIHnqByf9v7oDYmzLSwnKqx9fO4IKADeumxNTj6jOw2M4iprgG4Xx37s7wZfwOHE0NAzuWthtDoYmBEFlvuG6rwlTCSysFSpUefgfqEqLLFW74bAC0J1k+LwD4AFLUNtZj8bhNGcGvM9Wy4gULYMEokacQ/TpFT762GqKMx2GMDN//ZarYVKMfpC+JH5YoMdswe5t9NVz4MPWXECAWf3PRpJ41RN+RFwmD+q/lrzP/0BVrm9gnEfYYc/JeNlfHhXsGviCVQHF8K4v0ZM3HGT7l+kAIcXp7MJttQApPK/GQ/0K3BUqavPy4elw== Received: from DM6PR03CA0037.namprd03.prod.outlook.com (2603:10b6:5:100::14) by IA0PR12MB7626.namprd12.prod.outlook.com (2603:10b6:208:438::16) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.7270.17; Sun, 11 Feb 2024 17:47:31 +0000 Received: from DS3PEPF000099D6.namprd04.prod.outlook.com (2603:10b6:5:100:cafe::65) by DM6PR03CA0037.outlook.office365.com (2603:10b6:5:100::14) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.7270.38 via Frontend Transport; Sun, 11 Feb 2024 17:47:31 +0000 X-MS-Exchange-Authentication-Results: spf=pass (sender IP is 216.228.118.233) smtp.mailfrom=nvidia.com; dkim=none (message not signed) header.d=none;dmarc=pass action=none header.from=nvidia.com; Received-SPF: Pass (protection.outlook.com: domain of nvidia.com designates 216.228.118.233 as permitted sender) receiver=protection.outlook.com; client-ip=216.228.118.233; helo=mail.nvidia.com; pr=C Received: from mail.nvidia.com (216.228.118.233) by DS3PEPF000099D6.mail.protection.outlook.com (10.167.17.7) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.7249.19 via Frontend Transport; Sun, 11 Feb 2024 17:47:31 +0000 Received: from drhqmail201.nvidia.com (10.126.190.180) by mail.nvidia.com (10.127.129.6) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.2.986.41; Sun, 11 Feb 2024 09:47:29 -0800 Received: from drhqmail203.nvidia.com (10.126.190.182) by drhqmail201.nvidia.com (10.126.190.180) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.2.1258.12; Sun, 11 Feb 2024 09:47:29 -0800 Received: from sgarnayak-dt.nvidia.com (10.127.8.9) by mail.nvidia.com (10.126.190.182) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.2.1258.12 via Frontend Transport; Sun, 11 Feb 2024 09:47:18 -0800 From: To: , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , CC: , , , , , , , , , , , , , , Subject: [PATCH v7 1/4] kvm: arm64: introduce new flag for non-cacheable IO memory Date: Sun, 11 Feb 2024 23:17:02 +0530 Message-ID: <20240211174705.31992-2-ankita@nvidia.com> X-Mailer: git-send-email 2.17.1 In-Reply-To: <20240211174705.31992-1-ankita@nvidia.com> References: <20240211174705.31992-1-ankita@nvidia.com> MIME-Version: 1.0 X-NV-OnPremToCloud: ExternallySecured X-EOPAttributedMessage: 0 X-MS-PublicTrafficType: Email X-MS-TrafficTypeDiagnostic: DS3PEPF000099D6:EE_|IA0PR12MB7626:EE_ X-MS-Office365-Filtering-Correlation-Id: 0beddbec-28df-4e17-feea-08dc2b29857b X-MS-Exchange-SenderADCheck: 1 X-MS-Exchange-AntiSpam-Relay: 0 X-Microsoft-Antispam: BCL:0; X-Microsoft-Antispam-Message-Info: xgljVu+PnyWV78w40OoG/UkZqtf0xWHqpZ7AalVVNbMzufrBNhT6/GF3eqzYWeluGzOTWfN0kEVl9ALoSvUDPlQr2jn8tnuY48jw9WPOp+11TZoymLbnttVCCLohRbrcAJ4olxOFoJNmV4GxOIxv1aaxPRI1YPK9+GEoV240jNMrxdAyRVh83Atv/5g0D3wu8t3YvmWWFR7UEXDKuA+RkTSk1k4r2jn3ztzYojBUGv5zqjPiwR7WfK/E9RzFFGv0yGOU6BHcqSYf0a1R5WtgmsOme0vxucbkvJHdn6WKfrEQhJaewrUG0KcnMAlY8Qsl4/l5DD5R9z3ZrnfUBhVUmdAK36sz0+W4qKUJKsanMeCf1jQPeh0dVlIvCrhcERwXIMw4L1UqfY0fR40jdVz+DS94U2hfUN8XXkQ7idZUSOpxdGJrOjbXWb7lqjmy6jAAnFx2PUFm8qfbwI3jdbYwLiCg0q92ZyQTOseweFWzyVXgTX79/smDEhtmRWwvGszjIyXQYMraFLIXbJnh73oSTqJyFgpjDRUD1JSm2Ee0Ny/jRIq6Q/frjqsFJItH0YdrsMsjBQg9lZOLcECNKou6o7RGAa4pFbIegh7zDk3CB+rCxeMy8idxvTkb5Q9R7KgOq2s1yOxSHXRnRn+XGMwKng== X-Forefront-Antispam-Report: CIP:216.228.118.233;CTRY:US;LANG:en;SCL:1;SRV:;IPV:NLI;SFV:NSPM;H:mail.nvidia.com;PTR:dc7edge2.nvidia.com;CAT:NONE;SFS:(13230031)(4636009)(396003)(346002)(136003)(376002)(39860400002)(230922051799003)(451199024)(186009)(82310400011)(1800799012)(64100799003)(36840700001)(46966006)(40470700004)(83380400001)(41300700001)(26005)(478600001)(1076003)(2906002)(6666004)(70206006)(7696005)(7406005)(426003)(316002)(7416002)(110136005)(54906003)(7636003)(19627235002)(2616005)(8676002)(70586007)(356005)(82740400003)(5660300002)(921011)(86362001)(336012)(4326008)(8936002)(36756003)(2876002);DIR:OUT;SFP:1101; X-OriginatorOrg: Nvidia.com X-MS-Exchange-CrossTenant-OriginalArrivalTime: 11 Feb 2024 17:47:31.1667 (UTC) X-MS-Exchange-CrossTenant-Network-Message-Id: 0beddbec-28df-4e17-feea-08dc2b29857b X-MS-Exchange-CrossTenant-Id: 43083d15-7273-40c1-b7db-39efd9ccc17a X-MS-Exchange-CrossTenant-OriginalAttributedTenantConnectingIp: TenantId=43083d15-7273-40c1-b7db-39efd9ccc17a;Ip=[216.228.118.233];Helo=[mail.nvidia.com] X-MS-Exchange-CrossTenant-AuthSource: DS3PEPF000099D6.namprd04.prod.outlook.com X-MS-Exchange-CrossTenant-AuthAs: Anonymous X-MS-Exchange-CrossTenant-FromEntityHeader: HybridOnPrem X-MS-Exchange-Transport-CrossTenantHeadersStamped: IA0PR12MB7626 X-Rspamd-Server: rspam09 X-Rspamd-Queue-Id: 7C8B4C000C X-Stat-Signature: zynstyacnof9rmqrhjetxpwo9m83oq7y X-Rspam-User: X-HE-Tag: 1707673654-604119 X-HE-Meta: U2FsdGVkX18xuTYfLu37S+L6dRIaGgiHf1Mp8ZDS4xZRUUZKVfIe3K0QSY3sCatZQRTpfMge/iETlPrQ+OOR2/BuDgPos60pFMIPSOwEOGenAtIAHeh2vvOdqsBhwVbhn5O0YMLO3oiXBHCqelq0elOiBa9A0xXOnA4YwXNasAfucTY5Mph8vmogk/YV05+1L1NqUdrPjMrlW++/58fFdv1zerByxlFi/SbjeRIheOzU6jEcxFjd+RHab9ui15S2K3qzaEdX4/8hf0dtyOQ0CZBV5an1/fO+QQY82cePnGJlOxufCdTif9J9K3ruYhd6B+8HD+g5LOLTMzbMn7uRi41foMHYNX4a3CALEP78uOzlHj3Yh4JYN/oZUdusyHg3SDRuSC4zYslktr2JZ6nN30Xgv7VkXN81jwFZnDMxYHyAZazm8sh0LxIwhVOm/sHyxZ4UwCqIe9iQJTNkHE/cW3MX5Hw1vvcE0gPO108BzYWUq/vWFdmHLuti2gfSURxD8jve5MP3pqLqWsOub6UZX85wmI8lJ0xgRiFwxddf3sUzqRKvyfiUNhGLiw47HEiYOaDJ9Kd+naPeNT1+FeO6xsSt0RciGfXf+/b05PyW+N7AuSqyk7MoCg3E7+aUJyMAhlZ6Ft75HIs2MqapjUs2DGKvXPdY3WXjRw9JS41XYYLgFA7mwCWJYOPb3B/aCeEUGoIJ7PioRvU2haP9sUM+2GXcqKLlcDDIydYeazuH0v9BvxokG1tJzmZi0ZUJ/M59H+G9sm6qxfBpM7u6rt805ZXQS8XGCocP0mL5HwgdvAVV1xG1WequKy7HnXmQPTu2as3hjzlqSKtUi2dAhUjp+QxIJGygvZOAv1/4uR3KQmBdHBZTgQS2aOGovT1hETrANwXTBwOCCDhdVygXtlMjtL+drYaL8+pqPsjMi5JyZXMDSnUFFdp/lsfsclmqUC6O9PYwwroOs97L3SCFX/k 5+/22Nme 0d1dMy5xAGt44lMaDx08lSlrpfXbg/hxNLMH6nFv9EiLq12Nphgt1n3itKMnE8oxTcNc2Ac+Lk1eCNT6FiUVf8M6MP/iI30oAyEoB/dHD5SSoxA5sSboJT1cfolf4t2F0QuH853QBd6bmX6kfOHn4bgx5MRk4RjT8PJ3CKKpX6yvQiYLHIJkQzw9/LtiMaR1BBvAArzRJGRsChBKQ5/8Rz08+ofPSNObr4XmKwtuRlvNZY7iyhbn3BfGTihQ9ZOWZgecqUn/SGM/0q5uUUD3NICEnHumJC9/55poM X-Bogosity: Ham, tests=bogofilter, spamicity=0.000000, version=1.2.4 Sender: owner-linux-mm@kvack.org Precedence: bulk X-Loop: owner-majordomo@kvack.org List-ID: List-Subscribe: List-Unsubscribe: From: Ankit Agrawal Currently, KVM for ARM64 maps at stage 2 memory that is considered device (i.e. it is not RAM) with DEVICE_nGnRE memory attributes; this setting overrides (as per the ARM architecture [1]) any device MMIO mapping present at stage 1, resulting in a set-up whereby a guest operating system cannot determine device MMIO mapping memory attributes on its own but it is always overridden by the KVM stage 2 default. This set-up does not allow guest operating systems to select device memory attributes independently from KVM stage-2 mappings (refer to [1], "Combining stage 1 and stage 2 memory type attributes"), which turns out to be an issue in that guest operating systems (e.g. Linux) may request to map devices MMIO regions with memory attributes that guarantee better performance (e.g. gathering attribute - that for some devices can generate larger PCIe memory writes TLPs) and specific operations (e.g. unaligned transactions) such as the NormalNC memory type. The default device stage 2 mapping was chosen in KVM for ARM64 since it was considered safer (i.e. it would not allow guests to trigger uncontained failures ultimately crashing the machine) but this turned out to be asynchronous (SError) defeating the purpose. Failures containability is a property of the platform and is independent from the memory type used for MMIO device memory mappings. Actually, DEVICE_nGnRE memory type is even more problematic than Normal-NC memory type in terms of faults containability in that e.g. aborts triggered on DEVICE_nGnRE loads cannot be made, architecturally, synchronous (i.e. that would imply that the processor should issue at most 1 load transaction at a time - it cannot pipeline them - otherwise the synchronous abort semantics would break the no-speculation attribute attached to DEVICE_XXX memory). This means that regardless of the combined stage1+stage2 mappings a platform is safe if and only if device transactions cannot trigger uncontained failures and that in turn relies on platform capabilities and the device type being assigned (i.e. PCIe AER/DPC error containment and RAS architecture[3]); therefore the default KVM device stage 2 memory attributes play no role in making device assignment safer for a given platform (if the platform design adheres to design guidelines outlined in [3]) and therefore can be relaxed. For all these reasons, relax the KVM stage 2 device memory attributes from DEVICE_nGnRE to Normal-NC. The NormalNC was chosen over a different Normal memory type default at stage-2 (e.g. Normal Write-through) to avoid cache allocation/snooping. Relaxing S2 KVM device MMIO mappings to Normal-NC is not expected to trigger any issue on guest device reclaim use cases either (i.e. device MMIO unmap followed by a device reset) at least for PCIe devices, in that in PCIe a device reset is architected and carried out through PCI config space transactions that are naturally ordered with respect to MMIO transactions according to the PCI ordering rules. Having Normal-NC S2 default puts guests in control (thanks to stage1+stage2 combined memory attributes rules [1]) of device MMIO regions memory mappings, according to the rules described in [1] and summarized here ([(S1) - stage1], [(S2) - stage 2]): S1 | S2 | Result NORMAL-WB | NORMAL-NC | NORMAL-NC NORMAL-WT | NORMAL-NC | NORMAL-NC NORMAL-NC | NORMAL-NC | NORMAL-NC DEVICE | NORMAL-NC | DEVICE It is worth noting that currently, to map devices MMIO space to user space in a device pass-through use case the VFIO framework applies memory attributes derived from pgprot_noncached() settings applied to VMAs, which result in device-nGnRnE memory attributes for the stage-1 VMM mappings. This means that a userspace mapping for device MMIO space carried out with the current VFIO framework and a guest OS mapping for the same MMIO space may result in a mismatched alias as described in [2]. Defaulting KVM device stage-2 mappings to Normal-NC attributes does not change anything in this respect, in that the mismatched aliases would only affect (refer to [2] for a detailed explanation) ordering between the userspace and GuestOS mappings resulting stream of transactions (i.e. it does not cause loss of property for either stream of transactions on its own), which is harmless given that the userspace and GuestOS access to the device is carried out through independent transactions streams. A Normal-NC flag is not present today. So add a new kvm_pgtable_prot (KVM_PGTABLE_PROT_NORMAL_NC) flag for it, along with its corresponding PTE value 0x5 (0b101) determined from [1]. Lastly, adapt the stage2 PTE property setter function (stage2_set_prot_attr) to handle the NormalNC attribute. [1] section D8.5.5 - DDI0487J_a_a-profile_architecture_reference_manual.pdf [2] section B2.8 - DDI0487J_a_a-profile_architecture_reference_manual.pdf [3] sections 1.7.7.3/1.8.5.2/appendix C - DEN0029H_SBSA_7.1.pdf Suggested-by: Jason Gunthorpe Acked-by: Catalin Marinas Signed-off-by: Ankit Agrawal --- arch/arm64/include/asm/kvm_pgtable.h | 2 ++ arch/arm64/include/asm/memory.h | 2 ++ arch/arm64/kvm/hyp/pgtable.c | 24 +++++++++++++++++++----- 3 files changed, 23 insertions(+), 5 deletions(-) diff --git a/arch/arm64/include/asm/kvm_pgtable.h b/arch/arm64/include/asm/kvm_pgtable.h index cfdf40f734b1..19278dfe7978 100644 --- a/arch/arm64/include/asm/kvm_pgtable.h +++ b/arch/arm64/include/asm/kvm_pgtable.h @@ -197,6 +197,7 @@ enum kvm_pgtable_stage2_flags { * @KVM_PGTABLE_PROT_W: Write permission. * @KVM_PGTABLE_PROT_R: Read permission. * @KVM_PGTABLE_PROT_DEVICE: Device attributes. + * @KVM_PGTABLE_PROT_NORMAL_NC: Normal noncacheable attributes. * @KVM_PGTABLE_PROT_SW0: Software bit 0. * @KVM_PGTABLE_PROT_SW1: Software bit 1. * @KVM_PGTABLE_PROT_SW2: Software bit 2. @@ -208,6 +209,7 @@ enum kvm_pgtable_prot { KVM_PGTABLE_PROT_R = BIT(2), KVM_PGTABLE_PROT_DEVICE = BIT(3), + KVM_PGTABLE_PROT_NORMAL_NC = BIT(4), KVM_PGTABLE_PROT_SW0 = BIT(55), KVM_PGTABLE_PROT_SW1 = BIT(56), diff --git a/arch/arm64/include/asm/memory.h b/arch/arm64/include/asm/memory.h index d82305ab420f..449ca2ff1df6 100644 --- a/arch/arm64/include/asm/memory.h +++ b/arch/arm64/include/asm/memory.h @@ -173,6 +173,7 @@ * Memory types for Stage-2 translation */ #define MT_S2_NORMAL 0xf +#define MT_S2_NORMAL_NC 0x5 #define MT_S2_DEVICE_nGnRE 0x1 /* @@ -180,6 +181,7 @@ * Stage-2 enforces Normal-WB and Device-nGnRE */ #define MT_S2_FWB_NORMAL 6 +#define MT_S2_FWB_NORMAL_NC 5 #define MT_S2_FWB_DEVICE_nGnRE 1 #ifdef CONFIG_ARM64_4K_PAGES diff --git a/arch/arm64/kvm/hyp/pgtable.c b/arch/arm64/kvm/hyp/pgtable.c index c651df904fe3..e2982a8922c3 100644 --- a/arch/arm64/kvm/hyp/pgtable.c +++ b/arch/arm64/kvm/hyp/pgtable.c @@ -717,15 +717,29 @@ void kvm_tlb_flush_vmid_range(struct kvm_s2_mmu *mmu, static int stage2_set_prot_attr(struct kvm_pgtable *pgt, enum kvm_pgtable_prot prot, kvm_pte_t *ptep) { - bool device = prot & KVM_PGTABLE_PROT_DEVICE; - kvm_pte_t attr = device ? KVM_S2_MEMATTR(pgt, DEVICE_nGnRE) : - KVM_S2_MEMATTR(pgt, NORMAL); + kvm_pte_t attr; u32 sh = KVM_PTE_LEAF_ATTR_LO_S2_SH_IS; + switch (prot & (KVM_PGTABLE_PROT_DEVICE | + KVM_PGTABLE_PROT_NORMAL_NC)) { + case KVM_PGTABLE_PROT_DEVICE | KVM_PGTABLE_PROT_NORMAL_NC: + return -EINVAL; + case KVM_PGTABLE_PROT_DEVICE: + if (prot & KVM_PGTABLE_PROT_X) + return -EINVAL; + attr = KVM_S2_MEMATTR(pgt, DEVICE_nGnRE); + break; + case KVM_PGTABLE_PROT_NORMAL_NC: + if (prot & KVM_PGTABLE_PROT_X) + return -EINVAL; + attr = KVM_S2_MEMATTR(pgt, NORMAL_NC); + break; + default: + attr = KVM_S2_MEMATTR(pgt, NORMAL); + } + if (!(prot & KVM_PGTABLE_PROT_X)) attr |= KVM_PTE_LEAF_ATTR_HI_S2_XN; - else if (device) - return -EINVAL; if (prot & KVM_PGTABLE_PROT_R) attr |= KVM_PTE_LEAF_ATTR_LO_S2_S2AP_R;