@@ -44,6 +44,8 @@ static struct __initdata omap_gpio_platform_data omap15xx_mpu_gpio_config = {
.datain_reg = OMAP_MPUIO_INPUT_LATCH,
.dataout_reg = OMAP_MPUIO_OUTPUT,
.irqstatus_reg = OMAP_MPUIO_GPIO_INT,
+ .irqenable_reg = OMAP_MPUIO_GPIO_MASKIT,
+ .irqenable_inv = true,
};
static struct __initdata platform_device omap15xx_mpu_gpio = {
@@ -77,6 +79,8 @@ static struct __initdata omap_gpio_platform_data omap15xx_gpio_config = {
.datain_reg = OMAP1510_GPIO_DATA_INPUT,
.dataout_reg = OMAP1510_GPIO_DATA_OUTPUT,
.irqstatus_reg = OMAP1510_GPIO_INT_STATUS,
+ .irqenable_reg = OMAP1510_GPIO_INT_MASK,
+ .irqenable_inv = true,
};
static struct __initdata platform_device omap15xx_gpio = {
@@ -47,6 +47,8 @@ static struct __initdata omap_gpio_platform_data omap16xx_mpu_gpio_config = {
.datain_reg = OMAP_MPUIO_INPUT_LATCH,
.dataout_reg = OMAP_MPUIO_OUTPUT,
.irqstatus_reg = OMAP_MPUIO_GPIO_INT,
+ .irqenable_reg = OMAP_MPUIO_GPIO_MASKIT,
+ .irqenable_inv = true,
};
static struct __initdata platform_device omap16xx_mpu_gpio = {
@@ -78,7 +80,10 @@ static struct __initdata resource omap16xx_gpio1_resources[] = {
.clr_dataout_reg = OMAP1610_GPIO_CLEAR_DATAOUT, \
.datain_reg = OMAP1610_GPIO_DATAIN, \
.dataout_reg = OMAP1610_GPIO_DATAOUT, \
- .irqstatus_reg = OMAP1610_GPIO_IRQSTATUS1
+ .irqstatus_reg = OMAP1610_GPIO_IRQSTATUS1, \
+ .irqenable_reg = OMAP1610_GPIO_IRQENABLE1, \
+ .set_irqenable_reg = OMAP1610_GPIO_SET_IRQENABLE1, \
+ .clr_irqenable_reg = OMAP1610_GPIO_CLEAR_IRQENABLE1
static struct __initdata omap_gpio_platform_data omap16xx_gpio1_config = {
.virtual_irq_start = IH_GPIO_BASE,
@@ -49,6 +49,8 @@ static struct __initdata omap_gpio_platform_data omap7xx_mpu_gpio_config = {
.datain_reg = OMAP_MPUIO_INPUT_LATCH / 2,
.dataout_reg = OMAP_MPUIO_OUTPUT / 2,
.irqstatus_reg = OMAP_MPUIO_GPIO_INT / 2,
+ .irqenable_reg = OMAP_MPUIO_GPIO_MASKIT / 2,
+ .irqenable_inv = true,
};
static struct __initdata platform_device omap7xx_mpu_gpio = {
@@ -78,7 +80,9 @@ static struct __initdata resource omap7xx_gpio1_resources[] = {
.direction_reg = OMAP7XX_GPIO_DIR_CONTROL, \
.datain_reg = OMAP7XX_GPIO_DATA_INPUT, \
.dataout_reg = OMAP7XX_GPIO_DATA_OUTPUT, \
- .irqstatus_reg = OMAP7XX_GPIO_INT_STATUS
+ .irqstatus_reg = OMAP7XX_GPIO_INT_STATUS, \
+ .irqenable_reg = OMAP7XX_GPIO_INT_MASK, \
+ .irqenable_inv = true
static struct __initdata omap_gpio_platform_data omap7xx_gpio1_config = {
.virtual_irq_start = IH_GPIO_BASE,
@@ -72,6 +72,9 @@ static int omap2_gpio_dev_init(struct omap_hwmod *oh, void *unused)
pdata->clr_dataout_reg = OMAP24XX_GPIO_CLEARDATAOUT;
pdata->irqstatus_reg = OMAP24XX_GPIO_IRQSTATUS1;
pdata->irqstatus2_reg = OMAP24XX_GPIO_IRQSTATUS2;
+ pdata->irqenable_reg = OMAP24XX_GPIO_IRQENABLE1;
+ pdata->set_irqenable_reg = OMAP24XX_GPIO_SETIRQENABLE1;
+ pdata->clr_irqenable_reg = OMAP24XX_GPIO_CLEARIRQENABLE1;
break;
case 2:
pdata->bank_type = METHOD_GPIO_44XX;
@@ -82,6 +85,9 @@ static int omap2_gpio_dev_init(struct omap_hwmod *oh, void *unused)
pdata->clr_dataout_reg = OMAP4_GPIO_CLEARDATAOUT;
pdata->irqstatus_reg = OMAP4_GPIO_IRQSTATUS0;
pdata->irqstatus2_reg = OMAP4_GPIO_IRQSTATUS1;
+ pdata->irqenable_reg = OMAP4_GPIO_IRQSTATUSSET0;
+ pdata->set_irqenable_reg = OMAP4_GPIO_IRQSTATUSSET0;
+ pdata->clr_irqenable_reg = OMAP4_GPIO_IRQSTATUSCLR0;
break;
default:
WARN(1, "Invalid gpio bank_type\n");
@@ -64,10 +64,16 @@ struct gpio_bank {
u16 dataout_reg;
u16 irqstatus_reg;
u16 irqstatus2_reg;
+ u16 irqenable_reg;
/* SoC-specific register offsets (optional) */
u16 set_dataout_reg;
u16 clr_dataout_reg;
+ u16 set_irqenable_reg;
+ u16 clr_irqenable_reg;
+
+ /* SoC-specific register options */
+ bool irqenable_inv;
};
#ifdef CONFIG_ARCH_OMAP3
@@ -550,129 +556,61 @@ static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
{
void __iomem *reg = bank->base;
- int inv = 0;
u32 l;
u32 mask = (1 << bank->width) - 1;
- switch (bank->method) {
-#ifdef CONFIG_ARCH_OMAP1
- case METHOD_MPUIO:
- reg += OMAP_MPUIO_GPIO_MASKIT / bank->stride;
- inv = 1;
- break;
-#endif
-#ifdef CONFIG_ARCH_OMAP15XX
- case METHOD_GPIO_1510:
- reg += OMAP1510_GPIO_INT_MASK;
- inv = 1;
- break;
-#endif
-#ifdef CONFIG_ARCH_OMAP16XX
- case METHOD_GPIO_1610:
- reg += OMAP1610_GPIO_IRQENABLE1;
- break;
-#endif
-#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
- case METHOD_GPIO_7XX:
- reg += OMAP7XX_GPIO_INT_MASK;
- inv = 1;
- break;
-#endif
-#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
- case METHOD_GPIO_24XX:
- reg += OMAP24XX_GPIO_IRQENABLE1;
- break;
-#endif
-#if defined(CONFIG_ARCH_OMAP4)
- case METHOD_GPIO_44XX:
- reg += OMAP4_GPIO_IRQSTATUSSET0;
- break;
-#endif
- default:
- WARN_ON(1);
- return 0;
- }
-
+ reg += bank->irqenable_reg;
l = __raw_readl(reg);
- if (inv)
+ if (bank->irqenable_inv)
l = ~l;
l &= mask;
return l;
}
-static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask, int enable)
+static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
{
void __iomem *reg = bank->base;
u32 l;
- switch (bank->method) {
-#ifdef CONFIG_ARCH_OMAP1
- case METHOD_MPUIO:
- reg += OMAP_MPUIO_GPIO_MASKIT / bank->stride;
+ if (bank->set_irqenable_reg) {
+ reg += bank->set_irqenable_reg;
+ l = gpio_mask;
+ } else {
+ reg += bank->irqenable_reg;
l = __raw_readl(reg);
- if (enable)
- l &= ~(gpio_mask);
+ if (bank->irqenable_inv)
+ l &= ~gpio_mask;
else
l |= gpio_mask;
- break;
-#endif
-#ifdef CONFIG_ARCH_OMAP15XX
- case METHOD_GPIO_1510:
- reg += OMAP1510_GPIO_INT_MASK;
- l = __raw_readl(reg);
- if (enable)
- l &= ~(gpio_mask);
- else
- l |= gpio_mask;
- break;
-#endif
-#ifdef CONFIG_ARCH_OMAP16XX
- case METHOD_GPIO_1610:
- if (enable)
- reg += OMAP1610_GPIO_SET_IRQENABLE1;
- else
- reg += OMAP1610_GPIO_CLEAR_IRQENABLE1;
+ }
+
+ __raw_writel(l, reg);
+}
+
+static void _disable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
+{
+ void __iomem *reg = bank->base;
+ u32 l;
+
+ if (bank->clr_irqenable_reg) {
+ reg += bank->clr_irqenable_reg;
l = gpio_mask;
- break;
-#endif
-#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
- case METHOD_GPIO_7XX:
- reg += OMAP7XX_GPIO_INT_MASK;
+ } else {
+ reg += bank->irqenable_reg;
l = __raw_readl(reg);
- if (enable)
- l &= ~(gpio_mask);
- else
+ if (bank->irqenable_inv)
l |= gpio_mask;
- break;
-#endif
-#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
- case METHOD_GPIO_24XX:
- if (enable)
- reg += OMAP24XX_GPIO_SETIRQENABLE1;
- else
- reg += OMAP24XX_GPIO_CLEARIRQENABLE1;
- l = gpio_mask;
- break;
-#endif
-#ifdef CONFIG_ARCH_OMAP4
- case METHOD_GPIO_44XX:
- if (enable)
- reg += OMAP4_GPIO_IRQSTATUSSET0;
else
- reg += OMAP4_GPIO_IRQSTATUSCLR0;
- l = gpio_mask;
- break;
-#endif
- default:
- WARN_ON(1);
- return;
+ l &= ~gpio_mask;
+
}
+
__raw_writel(l, reg);
}
static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
{
- _enable_gpio_irqbank(bank, 1 << get_gpio_index(gpio), enable);
+ _enable_gpio_irqbank(bank, 1 << get_gpio_index(gpio));
}
/*
@@ -878,9 +816,9 @@ static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
/* clear edge sensitive interrupts before handler(s) are
called so that we don't miss any interrupt occurred while
executing them */
- _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 0);
+ _disable_gpio_irqbank(bank, isr_saved & ~level_mask);
_clear_gpio_irqbank(bank, isr_saved & ~level_mask);
- _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 1);
+ _enable_gpio_irqbank(bank, isr_saved & ~level_mask);
/* if there is only edge sensitive GPIO pin interrupts
configured, we could unmask GPIO bank interrupt immediately */
@@ -1390,6 +1328,10 @@ static int __devinit omap_gpio_probe(struct platform_device *pdev)
bank->set_dataout_reg = pdata->dataout_reg;
bank->irqstatus_reg = pdata->irqstatus_reg;
bank->irqstatus2_reg = pdata->irqstatus2_reg;
+ bank->irqenable_reg = pdata->irqenable_reg;
+ bank->irqenable_inv = pdata->irqenable_inv;
+ bank->set_irqenable_reg = pdata->set_irqenable_reg;
+ bank->clr_irqenable_reg = pdata->clr_irqenable_reg;
spin_lock_init(&bank->lock);
@@ -187,10 +187,16 @@ struct omap_gpio_platform_data {
u16 dataout_reg;
u16 irqstatus_reg;
u16 irqstatus2_reg;
+ u16 irqenable_reg;
/* SoC-specific register offsets (optional) */
u16 set_dataout_reg;
u16 clr_dataout_reg;
+ u16 set_irqenable_reg;
+ u16 clr_irqenable_reg;
+
+ /* SoC-specific register options */
+ bool irqenable_inv;
};
/* TODO: Analyze removing gpio_bank_count usage from driver code */
Cleanup GPIO IRQ enable/disable handling by removing SoC-specific Also split enable/disable IRQ into separate functions for better readability and also facilitate potentially moving to generic irq_chip in the future. Signed-off-by: Kevin Hilman <khilman@ti.com> --- arch/arm/mach-omap1/gpio15xx.c | 4 + arch/arm/mach-omap1/gpio16xx.c | 7 ++- arch/arm/mach-omap1/gpio7xx.c | 6 +- arch/arm/mach-omap2/gpio.c | 6 ++ arch/arm/plat-omap/gpio.c | 140 +++++++++---------------------- arch/arm/plat-omap/include/plat/gpio.h | 6 ++ 6 files changed, 68 insertions(+), 101 deletions(-)