Message ID | 20210122145137.29023-1-daire.mcnamara@microchip.com (mailing list archive) |
---|---|
Headers | show
Return-Path: <linux-pci-owner@kernel.org> X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-11.6 required=3.0 tests=BAYES_00,DKIM_INVALID, DKIM_SIGNED,HEADER_FROM_DIFFERENT_DOMAINS,INCLUDES_PATCH,MAILING_LIST_MULTI, SPF_HELO_NONE,SPF_PASS,URIBL_BLOCKED,USER_AGENT_GIT autolearn=ham autolearn_force=no version=3.4.0 Received: from mail.kernel.org (mail.kernel.org [198.145.29.99]) by smtp.lore.kernel.org (Postfix) with ESMTP id 08A76C433E0 for <linux-pci@archiver.kernel.org>; Fri, 22 Jan 2021 14:53:24 +0000 (UTC) Received: from vger.kernel.org (vger.kernel.org [23.128.96.18]) by mail.kernel.org (Postfix) with ESMTP id BAFE0239EF for <linux-pci@archiver.kernel.org>; Fri, 22 Jan 2021 14:53:23 +0000 (UTC) Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1728955AbhAVOxG (ORCPT <rfc822;linux-pci@archiver.kernel.org>); Fri, 22 Jan 2021 09:53:06 -0500 Received: from esa.microchip.iphmx.com ([68.232.154.123]:56786 "EHLO esa.microchip.iphmx.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1728927AbhAVOxB (ORCPT <rfc822;linux-pci@vger.kernel.org>); Fri, 22 Jan 2021 09:53:01 -0500 DKIM-Signature: v=1; a=rsa-sha256; c=simple/simple; d=microchip.com; i=@microchip.com; q=dns/txt; s=mchp; t=1611327181; x=1642863181; h=from:to:cc:subject:date:message-id:mime-version; bh=a4MCAXSbo6PG9If4NrMrfCuqmkGnhpOirsKrlCphYqw=; b=2rCF1yJZvRA08ReQC5jkIKvPszY8/mS+Cpd77Uzh28Pehgzl/HR1BvUT mu+NWjKGYBEPTisjp17Pqnq8OMtoO3JF4cfxH10qICDnkXTQ+9mHeJdYm I9/45rLr2tdgfrHzPKwyjWKf5crKWU0Ba4XQdNe5p3hk0TUAGHAvl4YN+ 1vS7MwbFF2ERAbeZrzXP+rS3pJtCoZ+AjWVul0vUQnr+cxfEvbG47NFPJ SzwAQVzkul9LZml9ojTvfPZcDRpFGfaNtDCpL8OfMgIgSkD6kNBU9LSqf e6+wN+aA3cPtj3BWUiGaQqzYdPew1UBK7lGWYU8TKjpj2dBcUY1lJlemY g==; IronPort-SDR: 7L+xZuE5JpfGKkqXLxFz7jCozyN51M87srp/GJ4aOdd9vObWukzG6QeQa4LFOGaN3oOqA+5+SO givgVbkQC7gBaz/tbSjnL03VqzuSq9NBfKsXPoZ516rc5ZYGcXqh2OeeRnb3bykPmQXuv8UdkM 6iYcBkwVR3dnkYSyE0hVl6j56fRUopEJ/vJBeUXzRcN/aK9BbId+DOOcV29X6i4zijAr78MRtA eieyj/duznHHF34J9ZtdDzmYevyrNvsF4ZO7lGcWGuX9kfCDw1kKqPnyds63adnLz8ltbg0UkQ Kg4= X-IronPort-AV: E=Sophos;i="5.79,366,1602572400"; d="scan'208";a="103844743" Received: from smtpout.microchip.com (HELO email.microchip.com) ([198.175.253.82]) by esa2.microchip.iphmx.com with ESMTP/TLS/AES256-SHA256; 22 Jan 2021 07:51:45 -0700 Received: from chn-vm-ex04.mchp-main.com (10.10.85.152) by chn-vm-ex01.mchp-main.com (10.10.85.143) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.1.1979.3; Fri, 22 Jan 2021 07:51:45 -0700 Received: from ryzen.microchip.com (10.10.115.15) by chn-vm-ex04.mchp-main.com (10.10.85.152) with Microsoft SMTP Server id 15.1.1979.3 via Frontend Transport; Fri, 22 Jan 2021 07:51:43 -0700 From: <daire.mcnamara@microchip.com> To: <lorenzo.pieralisi@arm.com>, <bhelgaas@google.com>, <robh@kernel.org>, <linux-pci@vger.kernel.org>, <robh+dt@kernel.org>, <devicetree@vger.kernel.org> CC: <david.abdurachmanov@gmail.com>, <cyril.jean@microchip.com>, "Daire McNamara" <daire.mcnamara@microchip.com> Subject: [PATCH v20 0/4] PCI: microchip: Add host driver for Microchip PCIe controller Date: Fri, 22 Jan 2021 14:51:33 +0000 Message-ID: <20210122145137.29023-1-daire.mcnamara@microchip.com> X-Mailer: git-send-email 2.17.1 MIME-Version: 1.0 Content-Type: text/plain Precedence: bulk List-ID: <linux-pci.vger.kernel.org> X-Mailing-List: linux-pci@vger.kernel.org |
Series |
PCI: microchip: Add host driver for Microchip PCIe controller
|
expand
|
From: Daire McNamara <daire.mcnamara@microchip.com> This patchset adds support for the Microchip PCIe PolarFire PCIe controller when configured in host (Root Complex) mode. Updates since v19: * Fixed typos and compiler warning Updates since v18: * Upgraded interrupt handling as per Lorenzo Pieralisi's suggestions. Gathered disparate registers onto an event register, created a new event domain, and split out end-of-interrupt functionality. Updates since v17: * Regenerated to apply to v5.10rc1 * Added self as maintainer * Added clock enables and extra interrupt handling Updates since v16: * Patch needs CONFIG_PCI_HOST_COMMON. Add this to Kconfig stanza Updates since v15: * Call platform_set_drvdata earlier in devm_pci_alloc_host_bridge() * Use host_common_probe() and an init function to set up hw windows * status is u32 in mc_pcie_isr() * Removed mask var in mc_mask_intx_irq(), mc_unmask_intx_irq() * irq var is now signed in mc_platform_init() Updates since v14: * Removed cfg_read/cfg_write inline functions * Updated to irq_data_get_irq_chip_data() * Updated to use devm_platform_ioremap_resource() * Replaced of_pci_range parsing to setup windows via bridge pointer. Updates since v13: * Refactored to use pci_host_common_probe() Updates since v12: * Capitalised commit messages. Use specific subject line for dt-bindings Updates since v11: * Adjusted so yaml file passses make dt_binding_check Updates since v10: * Adjusted driver as per Rob Herring's comments, notably: - use common PCI_MSI_FLAGS defines - reduce storage of unnecessary vars in mc_pcie struct - switched to read/write relaxed variants - extended lock in msi_domain_alloc routine - improved 32bit safety, switched from find_first_bit() to ilog2() - removed unnecessary twiddle of eCAM config space Updates since v9: * Adjusted commit logs * make dt_bindings_check passes Updates since v8: * Refactored as per Rob Herring's comments: - bindings in schema format - Adjusted licence to GPLv2.0 - Refactored access to config space between driver and common eCAM code - Adopted pci_host_probe() - Miscellanous other improvements Updates since v7: * Build for 64bit RISCV architecture only Updates since v6: * Refactored to use common eCAM driver * Updated to CONFIG_PCIE_MICROCHIP_HOST etc * Formatting improvements * Removed code for selection between bridge 0 and 1 Updates since v5: * Fixed Kconfig typo noted by Randy Dunlap * Updated with comments from Bjorn Helgaas Updates since v4: * Fix compile issues. Updates since v3: * Update all references to Microsemi to Microchip * Separate MSI functionality from legacy PCIe interrupt handling functionality Updates since v2: * Split out DT bindings and Vendor ID updates into their own patch from PCIe driver. * Updated Change Log Updates since v1: * Incorporate feedback from Bjorn Helgaas Daire McNamara (4): PCI: Call platform_set_drvdata earlier in devm_pci_alloc_host_bridge dt-bindings: PCI: microchip: Add Microchip PolarFire host binding PCI: microchip: Add host driver for Microchip PCIe controller MAINTAINERS: Add Daire McNamara as maintainer for the Microchip PCIe driver .../bindings/pci/microchip,pcie-host.yaml | 92 ++ MAINTAINERS | 7 + drivers/pci/controller/Kconfig | 10 + drivers/pci/controller/Makefile | 1 + drivers/pci/controller/pci-host-common.c | 4 +- drivers/pci/controller/pcie-microchip-host.c | 1119 +++++++++++++++++ 6 files changed, 1231 insertions(+), 2 deletions(-) create mode 100644 Documentation/devicetree/bindings/pci/microchip,pcie-host.yaml create mode 100644 drivers/pci/controller/pcie-microchip-host.c base-commit: 3650b228f83adda7e5ee532e2b90429c03f7b9ec