From patchwork Wed Mar 19 23:12:41 2014 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Tanmay Inamdar X-Patchwork-Id: 3861991 X-Patchwork-Delegate: bhelgaas@google.com Return-Path: X-Original-To: patchwork-linux-pci@patchwork.kernel.org Delivered-To: patchwork-parsemail@patchwork2.web.kernel.org Received: from mail.kernel.org (mail.kernel.org [198.145.19.201]) by patchwork2.web.kernel.org (Postfix) with ESMTP id 8EB60BF540 for ; Wed, 19 Mar 2014 23:14:43 +0000 (UTC) Received: from mail.kernel.org (localhost [127.0.0.1]) by mail.kernel.org (Postfix) with ESMTP id A7E1320203 for ; Wed, 19 Mar 2014 23:14:42 +0000 (UTC) Received: from vger.kernel.org (vger.kernel.org [209.132.180.67]) by mail.kernel.org (Postfix) with ESMTP id CF430201FA for ; Wed, 19 Mar 2014 23:14:41 +0000 (UTC) Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1755714AbaCSXNQ (ORCPT ); Wed, 19 Mar 2014 19:13:16 -0400 Received: from exprod5og113.obsmtp.com ([64.18.0.26]:48731 "HELO exprod5og113.obsmtp.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with SMTP id S1756355AbaCSXNJ (ORCPT ); Wed, 19 Mar 2014 19:13:09 -0400 Received: from mail-pa0-f50.google.com ([209.85.220.50]) (using TLSv1) by exprod5ob113.postini.com ([64.18.4.12]) with SMTP ID DSNKUyokhAuSLvD6Uk7CJGz6fEGsLUZQRH00@postini.com; Wed, 19 Mar 2014 16:13:09 PDT Received: by mail-pa0-f50.google.com with SMTP id kq14so41505pab.9 for ; Wed, 19 Mar 2014 16:13:08 -0700 (PDT) X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20130820; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references; bh=oK5iTLfg6tNZ2Oh226Yqkd3pfuW2vQ9XZ3kVzLOKFro=; b=f6drLj+WpUTdJgTEiieRT12RdQlrpakIylHjdAZ5nrF3Dblb/OTO6ORbHloyUySpGJ nEJp5m81kpXsisxDga+l7WQUFaxYZjIRVZTNYaMeln9I6GxQZPDkXrOYR+T/I37bZ3Iw 715pmQxf1DnBK6QWTH9Q+Pn4CSd67NXE0gTxhhLEIW0yw3lUDBwNqwLVAI24S3lT3iQo BE3I9x/Q32CtOrXEjmxtPIEKqIO6XFVl57Vw5Ls9/Zc6znKnBQyqBAnbkIoNAxV6uVF7 5SBbLdQwn7arbpeax5kvr2Cyw+E1a3SV+gPEWzHzc6hbzVvngtEGCfNZGP7lfaofc0WC ItwA== X-Gm-Message-State: ALoCoQk9nKnqbHVSjmoaFmUeWEJ+SP+0DhR6ktYNw1h+rXZT8y+CZdJAvJT2zclLA7/RhRGHpGppBiq7Sbksp+zcay11TWllD2JxHbMZIXkJyivk6xlXqXvxbZ3GCmUoPHPs0gdxB7JUtkk7DZdDGtsnOalSPqH67/t8tWfHmVyIYzPbCTcumMM= X-Received: by 10.68.194.38 with SMTP id ht6mr43416362pbc.120.1395270788316; Wed, 19 Mar 2014 16:13:08 -0700 (PDT) X-Received: by 10.68.194.38 with SMTP id ht6mr43416343pbc.120.1395270788231; Wed, 19 Mar 2014 16:13:08 -0700 (PDT) Received: from amcclab-ThinkStation-E30.amcc.com (63-147-59-2.dia.static.qwest.net. [63.147.59.2]) by mx.google.com with ESMTPSA id sm5sm139140pab.19.2014.03.19.16.13.06 for (version=TLSv1.1 cipher=ECDHE-RSA-RC4-SHA bits=128/128); Wed, 19 Mar 2014 16:13:07 -0700 (PDT) From: Tanmay Inamdar To: Bjorn Helgaas , Arnd Bergmann , Jason Gunthorpe , Grant Likely , Rob Herring , Catalin Marinas , Rob Landley , Liviu Dudau Cc: linux-pci@vger.kernel.org, devicetree@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-doc@vger.kernel.org, linux-kernel@vger.kernel.org, patches@apm.com, jcm@redhat.com, Tanmay Inamdar Subject: [PATCH v5 3/4] dt-bindings: pci: xgene pcie device tree bindings Date: Wed, 19 Mar 2014 16:12:41 -0700 Message-Id: <1395270762-6055-4-git-send-email-tinamdar@apm.com> X-Mailer: git-send-email 1.7.9.5 In-Reply-To: <1395270762-6055-1-git-send-email-tinamdar@apm.com> References: <1395270762-6055-1-git-send-email-tinamdar@apm.com> Sender: linux-pci-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-pci@vger.kernel.org X-Spam-Status: No, score=-6.9 required=5.0 tests=BAYES_00, RCVD_IN_DNSWL_HI, T_RP_MATCHES_RCVD, UNPARSEABLE_RELAY autolearn=unavailable version=3.3.1 X-Spam-Checker-Version: SpamAssassin 3.3.1 (2010-03-16) on mail.kernel.org X-Virus-Scanned: ClamAV using ClamSMTP This patch adds the bindings for X-Gene PCIe driver. The driver resides under 'drivers/pci/host/pci-xgene.c' file. Signed-off-by: Tanmay Inamdar --- .../devicetree/bindings/pci/xgene-pci.txt | 52 ++++++++++++++++++++ 1 file changed, 52 insertions(+) create mode 100644 Documentation/devicetree/bindings/pci/xgene-pci.txt diff --git a/Documentation/devicetree/bindings/pci/xgene-pci.txt b/Documentation/devicetree/bindings/pci/xgene-pci.txt new file mode 100644 index 0000000..e19fdb8 --- /dev/null +++ b/Documentation/devicetree/bindings/pci/xgene-pci.txt @@ -0,0 +1,52 @@ +* AppliedMicro X-Gene PCIe interface + +Required properties: +- device_type: set to "pci" +- compatible: should contain "apm,xgene-pcie" to identify the core. +- reg: A list of physical base address and length for each set of controller + registers. Must contain an entry for each entry in the reg-names + property. +- reg-names: Must include the following entries: + "csr": controller configuration registers. + "cfg": pcie configuration space registers. +- #address-cells: set to <3> +- #size-cells: set to <2> +- ranges: ranges for the outbound memory, I/O regions. +- dma-ranges: ranges for the inbound memory regions. +- #interrupt-cells: set to <1> +- interrupt-map-mask and interrupt-map: standard PCI properties + to define the mapping of the PCIe interface to interrupt + numbers. +- clocks: from common clock binding: handle to pci clock. + +Optional properties: +- status: Either "ok" or "disabled". + +Example: + +SoC specific DT Entry: + pcie0: pcie@1f2b0000 { + status = "disabled"; + device_type = "pci"; + compatible = "apm,xgene-storm-pcie", "apm,xgene-pcie"; + #interrupt-cells = <1>; + #size-cells = <2>; + #address-cells = <3>; + reg = < 0x00 0x1f2b0000 0x0 0x00010000 /* Controller registers */ + 0xe0 0xd0000000 0x0 0x00200000>; /* PCI config space */ + reg-names = "csr", "cfg"; + ranges = <0x01000000 0x00 0x00000000 0xe0 0x00000000 0x00 0x00010000 /* io */ + 0x02000000 0x00 0x10000000 0xe0 0x10000000 0x00 0x80000000>; /* mem */ + dma-ranges = <0x42000000 0x40 0x00000000 0x40 0x00000000 0x40 0x00000000>; + interrupt-map-mask = <0x0 0x0 0x0 0x7>; + interrupt-map = <0x0 0x0 0x0 0x1 &gic 0x0 0xc2 0x1 + 0x0 0x0 0x0 0x2 &gic 0x0 0xc3 0x1 + 0x0 0x0 0x0 0x3 &gic 0x0 0xc4 0x1 + 0x0 0x0 0x0 0x4 &gic 0x0 0xc5 0x1>; + clocks = <&pcie0clk 0>; + }; + +Board specific DT Entry: + &pcie0 { + status = "ok"; + };