From patchwork Mon Oct 30 04:19:01 2017 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Manikanta Maddireddy X-Patchwork-Id: 10032061 X-Patchwork-Delegate: bhelgaas@google.com Return-Path: Received: from mail.wl.linuxfoundation.org (pdx-wl-mail.web.codeaurora.org [172.30.200.125]) by pdx-korg-patchwork.web.codeaurora.org (Postfix) with ESMTP id AA332603B4 for ; Mon, 30 Oct 2017 04:23:28 +0000 (UTC) Received: from mail.wl.linuxfoundation.org (localhost [127.0.0.1]) by mail.wl.linuxfoundation.org (Postfix) with ESMTP id 9A99C28723 for ; Mon, 30 Oct 2017 04:23:28 +0000 (UTC) Received: by mail.wl.linuxfoundation.org (Postfix, from userid 486) id 8F7222875A; Mon, 30 Oct 2017 04:23:28 +0000 (UTC) X-Spam-Checker-Version: SpamAssassin 3.3.1 (2010-03-16) on pdx-wl-mail.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-6.9 required=2.0 tests=BAYES_00,RCVD_IN_DNSWL_HI autolearn=ham version=3.3.1 Received: from vger.kernel.org (vger.kernel.org [209.132.180.67]) by mail.wl.linuxfoundation.org (Postfix) with ESMTP id 282D928723 for ; Mon, 30 Oct 2017 04:23:28 +0000 (UTC) Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1752071AbdJ3EXY (ORCPT ); Mon, 30 Oct 2017 00:23:24 -0400 Received: from hqemgate15.nvidia.com ([216.228.121.64]:16082 "EHLO hqemgate15.nvidia.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1751302AbdJ3EXX (ORCPT ); Mon, 30 Oct 2017 00:23:23 -0400 Received: from hqpgpgate101.nvidia.com (Not Verified[216.228.121.13]) by hqemgate15.nvidia.com id ; Sun, 29 Oct 2017 21:22:34 -0700 Received: from HQMAIL108.nvidia.com ([172.20.161.6]) by hqpgpgate101.nvidia.com (PGP Universal service); Sun, 29 Oct 2017 21:22:53 -0700 X-PGP-Universal: processed; by hqpgpgate101.nvidia.com on Sun, 29 Oct 2017 21:22:53 -0700 Received: from HQMAIL102.nvidia.com (172.18.146.10) by HQMAIL108.nvidia.com (172.18.146.13) with Microsoft SMTP Server (TLS) id 15.0.1293.2; Mon, 30 Oct 2017 04:21:06 +0000 Received: from hqnvemgw02.nvidia.com (172.16.227.111) by HQMAIL102.nvidia.com (172.18.146.10) with Microsoft SMTP Server id 15.0.1293.2 via Frontend Transport; Mon, 30 Oct 2017 04:21:06 +0000 Received: from manikanta-pc.nvidia.com (Not Verified[10.19.65.28]) by hqnvemgw02.nvidia.com with Trustwave SEG (v7, 5, 8, 10121) id ; Sun, 29 Oct 2017 21:21:06 -0700 From: Manikanta Maddireddy To: , , , CC: , , , Manikanta Maddireddy Subject: [PATCH V2 10/12] PCI: tegra: Add SW fixup for RAW violations Date: Mon, 30 Oct 2017 09:49:01 +0530 Message-ID: <1509337143-25963-11-git-send-email-mmaddireddy@nvidia.com> X-Mailer: git-send-email 2.1.4 In-Reply-To: <1509337143-25963-1-git-send-email-mmaddireddy@nvidia.com> References: <1509337143-25963-1-git-send-email-mmaddireddy@nvidia.com> X-NVConfidentiality: public MIME-Version: 1.0 Sender: linux-pci-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-pci@vger.kernel.org X-Virus-Scanned: ClamAV using ClamSMTP The logic which blocks read requests till AFI gets ACK for all outstanding MC writes does not behave correctly when number of outstanding write becomes more than 32. SW fixup to prevent this issue is to limit outstanding posted writes and tweak updateFC timer threshold. Signed-off-by: Manikanta Maddireddy --- V2: * no change in this patch drivers/pci/host/pci-tegra.c | 30 ++++++++++++++++++++++++++++++ 1 file changed, 30 insertions(+) diff --git a/drivers/pci/host/pci-tegra.c b/drivers/pci/host/pci-tegra.c index 3c625ccfa539..d348f487f5d7 100644 --- a/drivers/pci/host/pci-tegra.c +++ b/drivers/pci/host/pci-tegra.c @@ -185,6 +185,13 @@ #define AFI_PEXBIAS_CTRL_0 0x168 +#define RP_PRIV_XP_DL 0x494 +#define RP_PRIV_XP_DL_GEN2_UPD_FC_TSHOLD (0x1ff << 1) + +#define RP_RX_HDR_LIMIT 0xe00 +#define RP_RX_HDR_LIMIT_PW_MASK (0xff << 8) +#define RP_RX_HDR_LIMIT_PW (0x0e << 8) + #define RP_ECTL_2_R1 0xe84 #define RP_ECTL_2_R1_RX_CTLE_1C_MASK 0xffff @@ -213,6 +220,7 @@ #define RP_VEND_XP_DL_UP (1 << 30) #define RP_VEND_XP_OPPORTUNISTIC_ACK (1 << 27) #define RP_VEND_XP_OPPORTUNISTIC_UPDATEFC (1 << 28) +#define RP_VEND_XP_UPDATE_FC_THRESHOLD_MASK (0xff << 18) #define RP_VEND_CTL1 0xf48 #define RP_VEND_CTL1_ERPT (1 << 13) @@ -307,6 +315,7 @@ struct tegra_pcie_soc { bool program_uphy; bool program_ectl_settings; bool update_clamp_threshold; + bool RAW_violation_fixup; }; static inline struct tegra_msi *to_tegra_msi(struct msi_controller *chip) @@ -2189,6 +2198,22 @@ static void tegra_pcie_apply_sw_fixup(struct tegra_pcie_port *port) RP_PRIV_MISC_TMS_CLK_CLAMP_THRESHOLD); } writel(value, port->base + RP_PRIV_MISC); + + /* Fixup for read after write violation in T124 & T132 platforms */ + if (soc->RAW_violation_fixup) { + value = readl(port->base + RP_RX_HDR_LIMIT); + value &= ~RP_RX_HDR_LIMIT_PW_MASK; + value |= RP_RX_HDR_LIMIT_PW; + writel(value, port->base + RP_RX_HDR_LIMIT); + + value = readl(port->base + RP_PRIV_XP_DL); + value |= RP_PRIV_XP_DL_GEN2_UPD_FC_TSHOLD; + writel(value, port->base + RP_PRIV_XP_DL); + + value = readl(port->base + RP_VEND_XP); + value |= RP_VEND_XP_UPDATE_FC_THRESHOLD_MASK; + writel(value, port->base + RP_VEND_XP); + } } /* * FIXME: If there are no PCIe cards attached, then calling this function @@ -2326,6 +2351,7 @@ static const struct tegra_pcie_soc tegra20_pcie = { .program_uphy = true, .program_ectl_settings = false, .update_clamp_threshold = false, + .RAW_violation_fixup = false, }; static const struct tegra_pcie_soc tegra30_pcie = { @@ -2344,6 +2370,7 @@ static const struct tegra_pcie_soc tegra30_pcie = { .program_uphy = true, .program_ectl_settings = false, .update_clamp_threshold = false, + .RAW_violation_fixup = false, }; static const struct tegra_pcie_soc tegra124_pcie = { @@ -2361,6 +2388,7 @@ static const struct tegra_pcie_soc tegra124_pcie = { .program_uphy = true, .program_ectl_settings = false, .update_clamp_threshold = true, + .RAW_violation_fixup = true, }; static const struct tegra_pcie_soc tegra210_pcie = { @@ -2386,6 +2414,7 @@ static const struct tegra_pcie_soc tegra210_pcie = { .program_uphy = true, .program_ectl_settings = true, .update_clamp_threshold = true, + .RAW_violation_fixup = false, }; static const struct tegra_pcie_soc tegra186_pcie = { @@ -2404,6 +2433,7 @@ static const struct tegra_pcie_soc tegra186_pcie = { .program_uphy = false, .program_ectl_settings = false, .update_clamp_threshold = false, + .RAW_violation_fixup = false, }; static const struct of_device_id tegra_pcie_of_match[] = {