From patchwork Mon Jul 8 17:08:08 2024 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Frank Li X-Patchwork-Id: 13726886 X-Patchwork-Delegate: manivannanece23@gmail.com Received: from AM0PR83CU005.outbound.protection.outlook.com (mail-westeuropeazon11010033.outbound.protection.outlook.com [52.101.69.33]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 8A6EF14D2B5; Mon, 8 Jul 2024 17:08:48 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=fail smtp.client-ip=52.101.69.33 ARC-Seal: i=2; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1720458530; cv=fail; b=gSa0sdWDvDnjxoIGV7PBl8WYUghcm1g0ASCiKltM14fgciOnUcDKhCT4KsZxZ5ikrc/mxa9sTGtnNKJmckpk6ZE8aCYAeXt3DHEySlGwyZPifddknJmK7ACrDxu4Wnms2+8TZx+iabUtlm+o/acgtslMBnrfC6sd+rbrX6fWRbk= ARC-Message-Signature: i=2; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1720458530; c=relaxed/simple; bh=uY2nkKpnICqSJW+2sUmrQ3bOtlLbsFdr36z79uBXDc4=; h=From:Date:Subject:Content-Type:Message-Id:References:In-Reply-To: To:Cc:MIME-Version; b=t/72/Vv/3X3fw85ZFpei3JdrXa4eTHqveUhO1Yskfvnd5G/uepru0bqQF80Un3TLsukJL2bgGS8br2RIdwF9GwC3egRbu5EJuCTwAjt+04dAOQNcDGn+7luVL7BQkaeu1zvQ7rJtI4m7k9cFTTjnFJ4OYJHdQDe81d71hxALBNE= ARC-Authentication-Results: i=2; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=nxp.com; spf=pass smtp.mailfrom=nxp.com; dkim=pass (1024-bit key) header.d=nxp.com header.i=@nxp.com header.b=NI+K/tje; arc=fail smtp.client-ip=52.101.69.33 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=nxp.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=nxp.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (1024-bit key) header.d=nxp.com header.i=@nxp.com header.b="NI+K/tje" ARC-Seal: i=1; a=rsa-sha256; s=arcselector9901; d=microsoft.com; cv=none; b=lOcG4/S/4EGcCv+QoGnEP/rrJ583wwt8bONj/r8rLQWc/IhW3r8inP3cRKYN5jeUS5mzKklCXpGvTke6vHjluMBCKJsQtFAdLvOQ0CLnZ8bpIYYEAAnK+882c4A8Yoaz0wu48hT843iOWiRik8oi6xSYViSxJERRSGRTqkjDJSQzg/P6pr+SKVd5rkoa3th0dWzsKg0gNkR62N0+7zqVii6c5j9HZlOx5RT8EHn8BATV9KFF/Wrm14VVjdyXLQDvEPxI2/R9/SZ4Puj2dV0NWyAe99nDBbyC/4B8ogNQ9h7gzuIy2fk35IGXFIWxPVsxYEqDt1QPbmvv/OqLbOApzg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=microsoft.com; s=arcselector9901; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-AntiSpam-MessageData-ChunkCount:X-MS-Exchange-AntiSpam-MessageData-0:X-MS-Exchange-AntiSpam-MessageData-1; bh=zLGT5OScu7UCDsM7cb5Chl0NAEoT1Tcskk+zbqTr/tc=; b=TUUrhOfkJZpqdS9Km3kLICTd4H11Ieuf4QPQDQTlhTdJ9EJ5DxkviGsDj0M2n+RUpkM7kMtvpAYmOs916KEen6RaRVX2kXQ2xPZwWzx4AFzVcv7sd3pwAV1wEl1BEKcylkM/+BbzxKRyZ3Hyy6FlTiQZu4Ln9mq9qPtxvfWS/8UCmS/oaajS6rz/klc2594+zY6VQtRbkL2LbFMaZOMCxSD/CRnyhyVmdgSq70mFUtevV+isECsauw6JtHBpnPkwx87UVQk6ws/NP7q8/RTeUEqfe96xeAUDEELg1khjkXRJ9681mIVZaaQLrx1WNesPugu+5Q6hf34h8nNLOz8iqQ== ARC-Authentication-Results: i=1; mx.microsoft.com 1; spf=pass smtp.mailfrom=nxp.com; dmarc=pass action=none header.from=nxp.com; dkim=pass header.d=nxp.com; arc=none DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=nxp.com; s=selector2; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck; bh=zLGT5OScu7UCDsM7cb5Chl0NAEoT1Tcskk+zbqTr/tc=; b=NI+K/tje6g2we3Ac0nysLfeZU52F6VFsCK6PNfx3ogB4f2Nf9PYsgpJjw+8FlkYDVExE75A15Hdj1ToaNAzqC+sZZ2bWTSdojwghBFwkjClqMlWAeem6fi16Y9Q7FREN21OFpqJCasoVfbowNb0suXPWvuBbJZ2Yn66H15tRXYw= Authentication-Results: dkim=none (message not signed) header.d=none;dmarc=none action=none header.from=nxp.com; Received: from PAXPR04MB9642.eurprd04.prod.outlook.com (2603:10a6:102:240::14) by DBBPR04MB7867.eurprd04.prod.outlook.com (2603:10a6:10:1e5::6) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.7741.35; Mon, 8 Jul 2024 17:08:46 +0000 Received: from PAXPR04MB9642.eurprd04.prod.outlook.com ([fe80::9126:a61e:341d:4b06]) by PAXPR04MB9642.eurprd04.prod.outlook.com ([fe80::9126:a61e:341d:4b06%2]) with mapi id 15.20.7741.033; Mon, 8 Jul 2024 17:08:46 +0000 From: Frank Li Date: Mon, 08 Jul 2024 13:08:08 -0400 Subject: [PATCH v7 04/10] PCI: imx6: Introduce SoC specific callbacks for controlling REFCLK Message-Id: <20240708-pci2_upstream-v7-4-ac00b8174f89@nxp.com> References: <20240708-pci2_upstream-v7-0-ac00b8174f89@nxp.com> In-Reply-To: <20240708-pci2_upstream-v7-0-ac00b8174f89@nxp.com> To: Richard Zhu , Lucas Stach , Lorenzo Pieralisi , =?utf-8?q?Krzysztof_Wilczy?= =?utf-8?q?=C5=84ski?= , Rob Herring , Bjorn Helgaas , Shawn Guo , Sascha Hauer , Pengutronix Kernel Team , Fabio Estevam , NXP Linux Team , Philipp Zabel , Liam Girdwood , Mark Brown , Manivannan Sadhasivam , Krzysztof Kozlowski , Conor Dooley Cc: linux-pci@vger.kernel.org, imx@lists.linux.dev, linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org, bpf@vger.kernel.org, devicetree@vger.kernel.org, Frank Li X-Mailer: b4 0.13-dev-e586c X-Developer-Signature: v=1; a=ed25519-sha256; t=1720458497; l=8140; i=Frank.Li@nxp.com; s=20240130; h=from:subject:message-id; bh=uY2nkKpnICqSJW+2sUmrQ3bOtlLbsFdr36z79uBXDc4=; b=EDO5dXKBwT7umEBVrJ/v/ee9Cq9EEDG1j+7Ja/DtbkQQt8sQdCIhMKH1kw3MNpgCFFTUNG1X5 LoTUuurGIavAW1jkR3zK64i+7lzvYx8QNd7fY5i/Kfysh1BJYg5/Euu X-Developer-Key: i=Frank.Li@nxp.com; a=ed25519; pk=I0L1sDUfPxpAkRvPKy7MdauTuSENRq+DnA+G4qcS94Q= X-ClientProxiedBy: SJ0PR13CA0198.namprd13.prod.outlook.com (2603:10b6:a03:2c3::23) To PAXPR04MB9642.eurprd04.prod.outlook.com (2603:10a6:102:240::14) Precedence: bulk X-Mailing-List: linux-pci@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 X-MS-PublicTrafficType: Email X-MS-TrafficTypeDiagnostic: PAXPR04MB9642:EE_|DBBPR04MB7867:EE_ X-MS-Office365-Filtering-Correlation-Id: c218dc2f-56c9-489f-3805-08dc9f70a0b6 X-MS-Exchange-SenderADCheck: 1 X-MS-Exchange-AntiSpam-Relay: 0 X-Microsoft-Antispam: BCL:0;ARA:13230040|366016|376014|52116014|7416014|1800799024|38350700014|921020; X-Microsoft-Antispam-Message-Info: =?utf-8?q?3IMX6DmVrtjvEgqQ86T1Mkvs4Gy3up5?= =?utf-8?q?s69eM5H/rJ2K+feXjgcF5g+PQxk7W6kRQNu7vckQ35yPE6/AeBtmWikaiOeGHlGIV?= =?utf-8?q?k0jxVGQ6zdXKrayJhwch+gF2atF/7gW5NcX1RqDKiwG1bruLpP5SSNh/yD4Bo8H1S?= =?utf-8?q?cJttPQdjL9p7Tp28c0AULyHnGULyY2Zk03JelEInYrhql6drkEa0d5ZVhS6Ys0C8h?= =?utf-8?q?rxEA25D6HyH9uP878Ps8BF2tJ4WkpkrIeo1EmaKUDAPsl6Q7a0CF/dIOMMtgIJX6J?= =?utf-8?q?dGUoXvMI5kbEzKQpYdU7+5nBti4qgMyeIvg15M/h/mshBT2+XrD9QfuAwdjvT5V26?= =?utf-8?q?3eYHTL48rSVZMt7wuT4AG7237C+H7cQ65YTIdHJzYwB2PoW7G9qGuRJGeUpr3Kfq0?= =?utf-8?q?yn4WZ3HTP1PdBXtkWv1WTLNtdpYcDVNyPxDlc+FbIRfWdu9f2q5bmLcTxtN1k+B/r?= =?utf-8?q?dv+ujAYccbNDGw12aer2qJQ+/spt7uWHaGYrhuURpU744DSPFCVZOW+zJit5eU0+p?= =?utf-8?q?dQp69vNKF4CWVfUwa09TAZErK70Ndc2jcruJMlBrqeWhsX2SudPCOi44C2iQQKFRe?= =?utf-8?q?Cvj3+5NfDKK9Py7cxgyRRWA5bKoChL4QYu6uQDfo7V+6OFGm5Wjylgio/nSNvWCIt?= =?utf-8?q?Pjvt3FSYBTHYqZEirLeLwgiyp4imUvKpeTXASzED9jnixn19R0JHXFIDGQSEKDaO4?= =?utf-8?q?EKajDV2ooY3KkjssoY4VDrzxzH5ZZ+0S0sUrvfHPOloYlWTJSm9DsPgUVyJR9LZ+L?= =?utf-8?q?q8q2mUuLcBkRDOkULNCef5QfEAMrjYfP40wt9ppo3dG20qNlSCGZwW2Akwulxu5y8?= =?utf-8?q?YBA6oXMdE55whcOig2h7Wa4AWwkG4rajnbsI2VAyZxNj9Q79/3Jynk2+TX3p73ftE?= =?utf-8?q?GOtDTjKDRe2X8f8zFOg006fLTBpqSxaZ9KtzZJlLifuAtr9GKq5T/khgG9oj0z05j?= =?utf-8?q?N5vcdfo9Khe59hV/7biy11mwwM2gliDmeVokTuqBOMoBtEHYotU1RURyswXFAg93N?= =?utf-8?q?niPrPCHS3nwjc1dIbV2PkqscHEhQt8/TFfS31sxOwbcTVOHyHn+6CNU3wBxeIfudz?= =?utf-8?q?fwcWfQRrTx+8SmGV3p56NZtZfJfl4I24b1sEPYlVcPciOITLoa7GR/agh+Zktp4/q?= =?utf-8?q?ZaJvvwkfKQNJSL0zN2rrZlthViuVeaGTx5/+4cwPaRcWGBlpHHHn2a0sGvvIeetRC?= =?utf-8?q?6qq/9xK024hBLFAOv9LZ/9aaYHkF6AbBVd9yig+vQPa3kU0xre2torxnGiPD+UDNR?= =?utf-8?q?uUZdj3QNROL0Wn76O/+df6zBPhuqKlyrfVGBjTGY9D5PVNkTT/3HYxdbEUtaZQwTg?= =?utf-8?q?mcr4zGtqjYVlKDwhxqMKb0eSxlH64kHwAO1qz3AHNap1rJYUKr95aS4=3D?= X-Forefront-Antispam-Report: CIP:255.255.255.255;CTRY:;LANG:en;SCL:1;SRV:;IPV:NLI;SFV:NSPM;H:PAXPR04MB9642.eurprd04.prod.outlook.com;PTR:;CAT:NONE;SFS:(13230040)(366016)(376014)(52116014)(7416014)(1800799024)(38350700014)(921020);DIR:OUT;SFP:1101; X-MS-Exchange-AntiSpam-MessageData-ChunkCount: 1 X-MS-Exchange-AntiSpam-MessageData-0: =?utf-8?q?sPO3RjZrsFqDBun1li9u4+cUJGLt?= =?utf-8?q?dGILwble29NS/K5AHAHIYD94yYc13kKshdsdRHlGyNCui2H5F9pK3OBzLdAYIsATv?= =?utf-8?q?aQGI+kmLD8iJZmOyAbk0MjhlkAJAHPk+MgrDGmv1nDvxyFQe3txJmOwuUFPZ1WewF?= =?utf-8?q?KIQ5P8d29OaulqtYxqAel5vqzpXiePBwdRhmZqnPNqs7hFMfsMmc2tkyNbBTKf+ga?= =?utf-8?q?ewPqGJHXDNCfYWbZLRuKdKLJh16oWcEn1xl4N4CFOeTh6JKZZOXwPqivvMg7DNIxp?= =?utf-8?q?/KuxKsp82yNr5pJQhc7QoCGWV2cZ8I0/c9MNNMd7CkccZuLkQiebgohlTHhCRJJeI?= =?utf-8?q?T8MX3445R2lTs83O2jcCOxeLibxVz3w720bNzaYDwYViyBirgLjEy+/wEBYAVIA4K?= =?utf-8?q?zhrfsgSXGX6FdlAM6qV1kWlW4I8I7mXCex/Uz1QLgVwtuC1tXj0hGB7yRDY2kcaV5?= =?utf-8?q?0OyCmBpsz2rdlIEslul5JKTo6Y8coyp9fyxp4rNdRjQsbHjU5Fv930ir6AGUgYQwt?= =?utf-8?q?SAbQ/CTbnQNEqH2QI5vTW57XmGbZWN0NYAgmADlrwBM2doP0AJGs2IPofC2F/kTmD?= =?utf-8?q?RAc35DS8JboU/PPBJ6w0CPMrWBHYu4gf7Jb6IgVLw8GNDvnYFAI0mdwv3Q2QoliI1?= =?utf-8?q?5WW8AbrC+DyS9FbQEQPXyo0umrKXpn96uOjz7fRPvNLhBP4xJxlrSZxhyXUjDGaKn?= =?utf-8?q?3gwWiOquuNTx3qWqN1qU9IkZU+uP5gLu/sqmmf9LuXnmhOMhgu+2UKmhtzTutak8q?= =?utf-8?q?fVuRkvGvj6I8eeliYXJ2L89Ebon8y6l+1zqBrIsDT6jEiLA9sm72PkMhDUR1rxvgU?= =?utf-8?q?X33IkLjkU8nRz8hUGOznhw5vGd1KGIWoIwEj1NYSkAG+zkjWrtwhncEQeRJKzsEjR?= =?utf-8?q?YvQPtSbh8yElGPcRjFxxSRroEO9cTePXIwR/avS1p1Lbz8ReM13u9XJxT0MXjxhA5?= =?utf-8?q?jnAQBi7rZBcLOnxLcDqsQk2wP7htIex2GbRUm8KuIgeQQYBrFK+MHX7aQyM45FSVP?= =?utf-8?q?6lKZiI083vuORdV98Rn8bMkWlYdfBFAFauFk8MADy1Rl4CddspC1bk9mtnjXAgoWc?= =?utf-8?q?8ziuUi+bNDVQU8NO5qEuasjpqZRgR9j46Lu2My+oDArxcJTqyQ4NdgVY9ZnqGXdIX?= =?utf-8?q?5CnPP33HakkP1uCoU9KJkd5E+ayphp6G7eaWKd8lgA6WRUhZaOyst9klv6A+80dfu?= =?utf-8?q?cH1uY3zBeSQGkE9WWQBowgt9hGZiwRWqi6eoZZA5JTJZ4onOK0zYlWqhTvgCXf24K?= =?utf-8?q?55hMgHBdHH2je7+uM6jY5gC31GfrmSCMzc0bVxu48H+gaeiEiSOfyQb/JFO35hmKO?= =?utf-8?q?SYGL+FOVmvMheeoy7B0Kjeoj9annYkEbhds4zNstKiwMyotuxOhKjmgLWaB9xupLK?= =?utf-8?q?JmNfCfHLqf2OOOsKQkMvy17/AW/QWSE+FeGUsVUOTFZ73oDC8w6gHc60JmBW0GMML?= =?utf-8?q?oxbjenn48BMPyi4lKGuxfIv0WeM563OJBPnzjl7RpGXF9KIT6WYrcdtM=3D?= X-OriginatorOrg: nxp.com X-MS-Exchange-CrossTenant-Network-Message-Id: c218dc2f-56c9-489f-3805-08dc9f70a0b6 X-MS-Exchange-CrossTenant-AuthSource: PAXPR04MB9642.eurprd04.prod.outlook.com X-MS-Exchange-CrossTenant-AuthAs: Internal X-MS-Exchange-CrossTenant-OriginalArrivalTime: 08 Jul 2024 17:08:46.1960 (UTC) X-MS-Exchange-CrossTenant-FromEntityHeader: Hosted X-MS-Exchange-CrossTenant-Id: 686ea1d3-bc2b-4c6f-a92c-d99c5c301635 X-MS-Exchange-CrossTenant-MailboxType: HOSTED X-MS-Exchange-CrossTenant-UserPrincipalName: bWrPERT6msCT4LGNyWYHxZv/Mve8ipaSDgIQQ9iB3YX8lqM4G7TReltt/OqH7tTC61WDcPjFRfdafcn6h4yNsg== X-MS-Exchange-Transport-CrossTenantHeadersStamped: DBBPR04MB7867 Instead of using the switch case statement to enable/disable the reference clock handled by this driver itself, let's introduce a new callback enable_ref_clk() and define it for platforms that require it. This simplifies the code. Signed-off-by: Frank Li --- drivers/pci/controller/dwc/pci-imx6.c | 111 ++++++++++++++++------------------ 1 file changed, 51 insertions(+), 60 deletions(-) diff --git a/drivers/pci/controller/dwc/pci-imx6.c b/drivers/pci/controller/dwc/pci-imx6.c index 47134e2dfecf2..dbcb70186036e 100644 --- a/drivers/pci/controller/dwc/pci-imx6.c +++ b/drivers/pci/controller/dwc/pci-imx6.c @@ -103,6 +103,7 @@ struct imx_pcie_drvdata { const u32 mode_mask[IMX_PCIE_MAX_INSTANCES]; const struct pci_epc_features *epc_features; int (*init_phy)(struct imx_pcie *pcie); + int (*enable_ref_clk)(struct imx_pcie *pcie, bool enable); }; struct imx_pcie { @@ -585,21 +586,20 @@ static int imx_pcie_attach_pd(struct device *dev) return 0; } -static int imx_pcie_enable_ref_clk(struct imx_pcie *imx_pcie) +static int imx6sx_pcie_enable_ref_clk(struct imx_pcie *imx_pcie, bool enable) { - unsigned int offset; - int ret = 0; + if (enable) + regmap_clear_bits(imx_pcie->iomuxc_gpr, IOMUXC_GPR12, + IMX6SX_GPR12_PCIE_TEST_POWERDOWN); - switch (imx_pcie->drvdata->variant) { - case IMX6SX: - regmap_update_bits(imx_pcie->iomuxc_gpr, IOMUXC_GPR12, - IMX6SX_GPR12_PCIE_TEST_POWERDOWN, 0); - break; - case IMX6QP: - case IMX6Q: + return 0; +} + +static int imx6q_pcie_enable_ref_clk(struct imx_pcie *imx_pcie, bool enable) +{ + if (enable) { /* power up core phy and enable ref clock */ - regmap_update_bits(imx_pcie->iomuxc_gpr, IOMUXC_GPR1, - IMX6Q_GPR1_PCIE_TEST_PD, 0 << 18); + regmap_clear_bits(imx_pcie->iomuxc_gpr, IOMUXC_GPR1, IMX6Q_GPR1_PCIE_TEST_PD); /* * the async reset input need ref clock to sync internally, * when the ref clock comes after reset, internal synced @@ -607,55 +607,33 @@ static int imx_pcie_enable_ref_clk(struct imx_pcie *imx_pcie) * add one ~10us delay here. */ usleep_range(10, 100); - regmap_update_bits(imx_pcie->iomuxc_gpr, IOMUXC_GPR1, - IMX6Q_GPR1_PCIE_REF_CLK_EN, 1 << 16); - break; - case IMX7D: - case IMX95: - case IMX95_EP: - break; - case IMX8MM: - case IMX8MM_EP: - case IMX8MQ: - case IMX8MQ_EP: - case IMX8MP: - case IMX8MP_EP: - offset = imx_pcie_grp_offset(imx_pcie); - /* - * Set the over ride low and enabled - * make sure that REF_CLK is turned on. - */ - regmap_update_bits(imx_pcie->iomuxc_gpr, offset, - IMX8MQ_GPR_PCIE_CLK_REQ_OVERRIDE, - 0); - regmap_update_bits(imx_pcie->iomuxc_gpr, offset, - IMX8MQ_GPR_PCIE_CLK_REQ_OVERRIDE_EN, - IMX8MQ_GPR_PCIE_CLK_REQ_OVERRIDE_EN); - break; + regmap_set_bits(imx_pcie->iomuxc_gpr, IOMUXC_GPR1, IMX6Q_GPR1_PCIE_REF_CLK_EN); + } else { + regmap_clear_bits(imx_pcie->iomuxc_gpr, IOMUXC_GPR1, IMX6Q_GPR1_PCIE_REF_CLK_EN); + regmap_set_bits(imx_pcie->iomuxc_gpr, IOMUXC_GPR1, IMX6Q_GPR1_PCIE_TEST_PD); } - return ret; + return 0; } -static void imx_pcie_disable_ref_clk(struct imx_pcie *imx_pcie) +static int imx8mm_pcie_enable_ref_clk(struct imx_pcie *imx_pcie, bool enable) { - switch (imx_pcie->drvdata->variant) { - case IMX6QP: - case IMX6Q: - regmap_update_bits(imx_pcie->iomuxc_gpr, IOMUXC_GPR1, - IMX6Q_GPR1_PCIE_REF_CLK_EN, 0); - regmap_update_bits(imx_pcie->iomuxc_gpr, IOMUXC_GPR1, - IMX6Q_GPR1_PCIE_TEST_PD, - IMX6Q_GPR1_PCIE_TEST_PD); - break; - case IMX7D: - regmap_update_bits(imx_pcie->iomuxc_gpr, IOMUXC_GPR12, - IMX7D_GPR12_PCIE_PHY_REFCLK_SEL, - IMX7D_GPR12_PCIE_PHY_REFCLK_SEL); - break; - default: - break; + int offset = imx_pcie_grp_offset(imx_pcie); + + if (enable) { + regmap_clear_bits(imx_pcie->iomuxc_gpr, offset, IMX8MQ_GPR_PCIE_CLK_REQ_OVERRIDE); + regmap_set_bits(imx_pcie->iomuxc_gpr, offset, IMX8MQ_GPR_PCIE_CLK_REQ_OVERRIDE_EN); } + + return 0; +} + +static int imx7d_pcie_enable_ref_clk(struct imx_pcie *imx_pcie, bool enable) +{ + if (!enable) + regmap_set_bits(imx_pcie->iomuxc_gpr, IOMUXC_GPR12, + IMX7D_GPR12_PCIE_PHY_REFCLK_SEL); + return 0; } static int imx_pcie_clk_enable(struct imx_pcie *imx_pcie) @@ -668,10 +646,12 @@ static int imx_pcie_clk_enable(struct imx_pcie *imx_pcie) if (ret) return ret; - ret = imx_pcie_enable_ref_clk(imx_pcie); - if (ret) { - dev_err(dev, "unable to enable pcie ref clock\n"); - goto err_ref_clk; + if (imx_pcie->drvdata->enable_ref_clk) { + ret = imx_pcie->drvdata->enable_ref_clk(imx_pcie, true); + if (ret) { + dev_err(dev, "Failed to enable PCIe REFCLK\n"); + goto err_ref_clk; + } } /* allow the clocks to stabilize */ @@ -686,7 +666,8 @@ static int imx_pcie_clk_enable(struct imx_pcie *imx_pcie) static void imx_pcie_clk_disable(struct imx_pcie *imx_pcie) { - imx_pcie_disable_ref_clk(imx_pcie); + if (imx_pcie->drvdata->enable_ref_clk) + imx_pcie->drvdata->enable_ref_clk(imx_pcie, false); clk_bulk_disable_unprepare(imx_pcie->drvdata->clks_cnt, imx_pcie->clks); } @@ -1475,6 +1456,7 @@ static const struct imx_pcie_drvdata drvdata[] = { .mode_off[0] = IOMUXC_GPR12, .mode_mask[0] = IMX6Q_GPR12_DEVICE_TYPE, .init_phy = imx_pcie_init_phy, + .enable_ref_clk = imx6q_pcie_enable_ref_clk, }, [IMX6SX] = { .variant = IMX6SX, @@ -1489,6 +1471,7 @@ static const struct imx_pcie_drvdata drvdata[] = { .mode_off[0] = IOMUXC_GPR12, .mode_mask[0] = IMX6Q_GPR12_DEVICE_TYPE, .init_phy = imx6sx_pcie_init_phy, + .enable_ref_clk = imx6sx_pcie_enable_ref_clk, }, [IMX6QP] = { .variant = IMX6QP, @@ -1504,6 +1487,7 @@ static const struct imx_pcie_drvdata drvdata[] = { .mode_off[0] = IOMUXC_GPR12, .mode_mask[0] = IMX6Q_GPR12_DEVICE_TYPE, .init_phy = imx_pcie_init_phy, + .enable_ref_clk = imx6q_pcie_enable_ref_clk, }, [IMX7D] = { .variant = IMX7D, @@ -1516,6 +1500,7 @@ static const struct imx_pcie_drvdata drvdata[] = { .mode_off[0] = IOMUXC_GPR12, .mode_mask[0] = IMX6Q_GPR12_DEVICE_TYPE, .init_phy = imx7d_pcie_init_phy, + .enable_ref_clk = imx7d_pcie_enable_ref_clk, }, [IMX8MQ] = { .variant = IMX8MQ, @@ -1529,6 +1514,7 @@ static const struct imx_pcie_drvdata drvdata[] = { .mode_off[1] = IOMUXC_GPR12, .mode_mask[1] = IMX8MQ_GPR12_PCIE2_CTRL_DEVICE_TYPE, .init_phy = imx8mq_pcie_init_phy, + .enable_ref_clk = imx8mm_pcie_enable_ref_clk, }, [IMX8MM] = { .variant = IMX8MM, @@ -1540,6 +1526,7 @@ static const struct imx_pcie_drvdata drvdata[] = { .clks_cnt = ARRAY_SIZE(imx8mm_clks), .mode_off[0] = IOMUXC_GPR12, .mode_mask[0] = IMX6Q_GPR12_DEVICE_TYPE, + .enable_ref_clk = imx8mm_pcie_enable_ref_clk, }, [IMX8MP] = { .variant = IMX8MP, @@ -1551,6 +1538,7 @@ static const struct imx_pcie_drvdata drvdata[] = { .clks_cnt = ARRAY_SIZE(imx8mm_clks), .mode_off[0] = IOMUXC_GPR12, .mode_mask[0] = IMX6Q_GPR12_DEVICE_TYPE, + .enable_ref_clk = imx8mm_pcie_enable_ref_clk, }, [IMX95] = { .variant = IMX95, @@ -1577,6 +1565,7 @@ static const struct imx_pcie_drvdata drvdata[] = { .mode_mask[1] = IMX8MQ_GPR12_PCIE2_CTRL_DEVICE_TYPE, .epc_features = &imx8m_pcie_epc_features, .init_phy = imx8mq_pcie_init_phy, + .enable_ref_clk = imx8mm_pcie_enable_ref_clk, }, [IMX8MM_EP] = { .variant = IMX8MM_EP, @@ -1589,6 +1578,7 @@ static const struct imx_pcie_drvdata drvdata[] = { .mode_off[0] = IOMUXC_GPR12, .mode_mask[0] = IMX6Q_GPR12_DEVICE_TYPE, .epc_features = &imx8m_pcie_epc_features, + .enable_ref_clk = imx8mm_pcie_enable_ref_clk, }, [IMX8MP_EP] = { .variant = IMX8MP_EP, @@ -1601,6 +1591,7 @@ static const struct imx_pcie_drvdata drvdata[] = { .mode_off[0] = IOMUXC_GPR12, .mode_mask[0] = IMX6Q_GPR12_DEVICE_TYPE, .epc_features = &imx8m_pcie_epc_features, + .enable_ref_clk = imx8mm_pcie_enable_ref_clk, }, [IMX95_EP] = { .variant = IMX95_EP,