From patchwork Mon Nov 27 09:58:03 2017 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 8bit X-Patchwork-Submitter: Lukasz Stelmach X-Patchwork-Id: 10076223 Return-Path: Received: from mail.wl.linuxfoundation.org (pdx-wl-mail.web.codeaurora.org [172.30.200.125]) by pdx-korg-patchwork.web.codeaurora.org (Postfix) with ESMTP id 6C9CB6028E for ; Mon, 27 Nov 2017 09:58:23 +0000 (UTC) Received: from mail.wl.linuxfoundation.org (localhost [127.0.0.1]) by mail.wl.linuxfoundation.org (Postfix) with ESMTP id 6B9F126CFC for ; Mon, 27 Nov 2017 09:58:23 +0000 (UTC) Received: by mail.wl.linuxfoundation.org (Postfix, from userid 486) id 5FB1F28DF5; Mon, 27 Nov 2017 09:58:23 +0000 (UTC) X-Spam-Checker-Version: SpamAssassin 3.3.1 (2010-03-16) on pdx-wl-mail.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-6.8 required=2.0 tests=BAYES_00,DKIM_SIGNED, RCVD_IN_DNSWL_HI,T_DKIM_INVALID autolearn=ham version=3.3.1 Received: from vger.kernel.org (vger.kernel.org [209.132.180.67]) by mail.wl.linuxfoundation.org (Postfix) with ESMTP id 41CA326CFC for ; Mon, 27 Nov 2017 09:58:22 +0000 (UTC) Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1751931AbdK0J6U (ORCPT ); Mon, 27 Nov 2017 04:58:20 -0500 Received: from mailout2.w1.samsung.com ([210.118.77.12]:55876 "EHLO mailout2.w1.samsung.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1751544AbdK0J6N (ORCPT ); Mon, 27 Nov 2017 04:58:13 -0500 Received: from eucas1p1.samsung.com (unknown [182.198.249.206]) by mailout2.w1.samsung.com (KnoxPortal) with ESMTP id 20171127095811euoutp02a8eb55f2cc54f946a6d1f14668054a3a~66OQnF7h90063800638euoutp02K; Mon, 27 Nov 2017 09:58:11 +0000 (GMT) DKIM-Filter: OpenDKIM Filter v2.11.0 mailout2.w1.samsung.com 20171127095811euoutp02a8eb55f2cc54f946a6d1f14668054a3a~66OQnF7h90063800638euoutp02K DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=samsung.com; s=mail20170921; t=1511776691; bh=e1AtZ1hKKH58pFn8lBVvhF4tLKPxs+zntY45qpx6xZM=; h=From:To:Cc:Subject:Date:In-reply-to:References:From; b=ioAO3q0mnuCIzoxUFoDofNSlxzQUTaOI4LHQDE+zpaeaBVMdsnTVQ7BrDD6/aJdSU mT57uiwp9YVUlF5QVLwRgy4MhG6Gg5Qc6JJtLbSIOY08rDmmB/aPvKsCHEks+oxhtE ssKkIT4fRDJORkuzDC5rfGADN/a2yU1lJgC0vSgE= Received: from eusmges4.samsung.com (unknown [203.254.199.244]) by eucas1p2.samsung.com (KnoxPortal) with ESMTP id 20171127095810eucas1p289a09f538baafadc9b7e55a8ce7ccac3~66OP8LPWL0648306483eucas1p26; Mon, 27 Nov 2017 09:58:10 +0000 (GMT) Received: from eucas1p1.samsung.com ( [182.198.249.206]) by eusmges4.samsung.com (EUCPMTA) with SMTP id 4F.F3.12944.2B1EB1A5; Mon, 27 Nov 2017 09:58:10 +0000 (GMT) Received: from eusmgms1.samsung.com (unknown [182.198.249.179]) by eucas1p2.samsung.com (KnoxPortal) with ESMTP id 20171127095809eucas1p27b7d5c44c564bb553342f5fab40d0bac~66OPHdn5G0648206482eucas1p2-; Mon, 27 Nov 2017 09:58:09 +0000 (GMT) X-AuditID: cbfec7f4-f79ab6d000003290-3c-5a1be1b2c656 Received: from eusync3.samsung.com ( [203.254.199.213]) by eusmgms1.samsung.com (EUCPMTA) with SMTP id 1D.47.18832.1B1EB1A5; Mon, 27 Nov 2017 09:58:09 +0000 (GMT) MIME-version: 1.0 Content-transfer-encoding: 8BIT Content-type: text/plain; charset="UTF-8" Received: from localhost ([106.116.147.110]) by eusync3.samsung.com (Oracle Communications Messaging Server 7.0.5.31.0 64bit (built May 5 2014)) with ESMTPA id <0P0200E79MCXOK90@eusync3.samsung.com>; Mon, 27 Nov 2017 09:58:09 +0000 (GMT) From: =?UTF-8?q?=C5=81ukasz=20Stelmach?= To: "Andrew F. Davis" , PrasannaKumar Muralidharan , Rob Herring , Matt Mackall , Herbert Xu , Krzysztof Kozlowski , devicetree@vger.kernel.org, linux-crypto@vger.kernel.org, linux-samsung-soc@vger.kernel.org, linux-kernel@vger.kernel.org Cc: =?UTF-8?q?=C5=81ukasz=20Stelmach?= , Marek Szyprowski , Bartlomiej Zolnierkiewicz Subject: [PATCH v2 2/3] hwrng: exynos - add Samsung Exynos True RNG driver Date: Mon, 27 Nov 2017 10:58:03 +0100 Message-id: <20171127095804.7128-3-l.stelmach@samsung.com> X-Mailer: git-send-email 2.11.0 In-reply-to: <20171127095804.7128-1-l.stelmach@samsung.com> Organization: Samsung R&D Institute Poland X-Brightmail-Tracker: H4sIAAAAAAAAA01Sa0hTYRj229l2jqPZcY56U9McCCZkCWInzVCoXCbiv2o/lkMP05yXdtQ0 +iFh4iWcpqSOQkuUWOp0bNMU77Jpks5LmZFmmEoaBKmpWZLbMfLfw3N53+99+AhMZOS5E0mp GbQ6VaGS8AVcs2V79JThs4fszPRLH+r76zKcaq3S86iawVEeVbziSY2NteDUTP8LRH2a2+ZQ kx1P+FTVWDeHahqcxalacwmi6jVWRD3oGsTDhdJX2llcau71lRp0hXxpiVGHpCVfW5DU+r6N I10zeMXiMsH5BFqVlEWrT1+IEyQuld5Lb47Mbl604rnIFFKECALIIPjSi4qQ8x48ArY5Pb8I CQgRWY/g47cNnl0QkWsImn8ksaYg6NF04aypAcHixKQjLSRdYat8jmsfipHeMDiRbKcx8iSY OvX7/nUExfNNDj+fjABN/ZBjgZhc48Bky227CbMP7TMP8+2CGxkFNfPljgCX9IXS1ToeuywE huvn95/tDR354w7emQwF84zFwR8m/aHx/jTXPhRIDQ4thkaMDVyEP+NvOCx2gxWrEWexJxQW 9HH2AwgGajb3hQoEdc/CWRwKv3VlfPY2F3hkrsTYHoVQkC9iLVIoX5visnQEFKz4sdeXIFja MaFS5K09UJj2f2HaA4XVIkyHxHQmk6KkmaAARpHCZKYqA+LTUgxo7y+N7FrX21GdJaQfkQSS HBKeiPaQiXiKLCYnpR8BgUnEQvKOu0wkTFDk3KXVaTfVmSqa6UceBFdyVBgmy78hIpWKDDqZ ptNp9T+VQzi756KY6sprNdk9VHVjlGm1u7WhSKu86hFv2zg3cr1Z/jA68rlSb2zvXNZXB3J7 3+Xa5BUxjFfolkaV1RN1yWfm7dxZW/LTxik3+SYP7Y7nOv1c9l0Qb8V19frN5A3IHw9ZLLec wtqOu/wqyzvmP40zi7GuwQupwb4fjN07WVc8fS5LuEyiItAfUzOKv4Ag7GZHAwAA X-Brightmail-Tracker: H4sIAAAAAAAAA+NgFuphkeLIzCtJLcpLzFFi42I5/e/4Vd2ND6WjDJYsMrd4f2oiu8XGGetZ LeYfOcdq0f1KxuL8+Q3sFjcPrWC0uH/vJ5PF5V1z2CxmnN/HZLH2yF12iwXb+hgtlvYfZ7Ro 3XuE3YHXY+esu+we2w6oemxa1cnm0bdlFaNH38sNjB7Hb2xn8vi8SS6APYrLJiU1J7MstUjf LoEr49mEmoJ17hXrnh5nb2DcatXFyMkhIWAisb9/LzuELSZx4d56ti5GLg4hgSWMEg9O7mAD SfAKCEr8mHyPpYuRg4NZQF7iyKVskDCzgLrEpHmLmCHqvzFKLD+5hhkkwSbgKNG/9AQrSEJE 4CuTxLVNC1lAHGaBZYwSf3pawaYKC3hJzH8wmRHEZhFQlZjwejErxDYriZNLHzBCnCQvsavt IlicU8BaYtvNY2BxIaCap5OuMYHY/AJaEmuarrNMYBScheTYWQjHzkJy7AJG5lWMIqmlxbnp ucWGesWJucWleel6yfm5mxiBcbTt2M/NOxgvbQw+xCjAwajEw6vgIx0lxJpYVlyZe4hRgoNZ SYRXFhiFQrwpiZVVqUX58UWlOanFhxilOViUxHl796yOFBJITyxJzU5NLUgtgskycXBKNTAy cyU62zzYfjOi9a61QdXnixc2Ni1TXH8hI07QsHxSVOuuB6Z75/zOK7kgyObqH3++6MH0xqhS 1di9Z7bb5M6at3/Hln+szaY22gl5rTnNQZv5EsOk7Az9J8t1rWrZrXJf5jpf7W+Xz56hAh6u J2c9av9gpvDt9O5nW06fjnVYvCzDZPfazjAlluKMREMt5qLiRAD46WtwnwIAAA== X-CMS-MailID: 20171127095809eucas1p27b7d5c44c564bb553342f5fab40d0bac X-Msg-Generator: CA CMS-TYPE: 201P X-CMS-RootMailID: 20171127095809eucas1p27b7d5c44c564bb553342f5fab40d0bac X-RootMTR: 20171127095809eucas1p27b7d5c44c564bb553342f5fab40d0bac References: <20171127095804.7128-1-l.stelmach@samsung.com> Sender: linux-samsung-soc-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-samsung-soc@vger.kernel.org X-Virus-Scanned: ClamAV using ClamSMTP Add support for True Random Number Generator found in Samsung Exynos 5250+ SoCs. Signed-off-by: Łukasz Stelmach Reviewed-by: PrasannaKumar Muralidharan --- MAINTAINERS | 7 + drivers/char/hw_random/Kconfig | 12 ++ drivers/char/hw_random/Makefile | 1 + drivers/char/hw_random/exynos-trng.c | 245 +++++++++++++++++++++++++++++++++++ 4 files changed, 265 insertions(+) create mode 100644 drivers/char/hw_random/exynos-trng.c diff --git a/MAINTAINERS b/MAINTAINERS index 2811a211632c..992074cca612 100644 --- a/MAINTAINERS +++ b/MAINTAINERS @@ -11780,6 +11780,13 @@ S: Maintained F: drivers/crypto/exynos-rng.c F: Documentation/devicetree/bindings/rng/samsung,exynos-rng4.txt +SAMSUNG EXYNOS TRUE RANDOM NUMBER GENERATOR (TRNG) DRIVER +M: Łukasz Stelmach +L: linux-samsung-soc@vger.kernel.org +S: Maintained +F: drivers/char/hw_random/exynos-trng.c +F: Documentation/devicetree/bindings/rng/samsung,exynos5250-trng.txt + SAMSUNG FRAMEBUFFER DRIVER M: Jingoo Han L: linux-fbdev@vger.kernel.org diff --git a/drivers/char/hw_random/Kconfig b/drivers/char/hw_random/Kconfig index 95a031e9eced..292e6b36d493 100644 --- a/drivers/char/hw_random/Kconfig +++ b/drivers/char/hw_random/Kconfig @@ -449,6 +449,18 @@ config HW_RANDOM_S390 If unsure, say Y. +config HW_RANDOM_EXYNOS + tristate "Samsung Exynos True Random Number Generator support" + depends on ARCH_EXYNOS || COMPILE_TEST + default HW_RANDOM + ---help--- + This driver provides support for the True Random Number + Generator available in Exynos SoCs. + + To compile this driver as a module, choose M here: the module + will be called exynos-trng. + + If unsure, say Y. endif # HW_RANDOM config UML_RANDOM diff --git a/drivers/char/hw_random/Makefile b/drivers/char/hw_random/Makefile index f3728d008fff..5595df97da7a 100644 --- a/drivers/char/hw_random/Makefile +++ b/drivers/char/hw_random/Makefile @@ -14,6 +14,7 @@ obj-$(CONFIG_HW_RANDOM_GEODE) += geode-rng.o obj-$(CONFIG_HW_RANDOM_N2RNG) += n2-rng.o n2-rng-y := n2-drv.o n2-asm.o obj-$(CONFIG_HW_RANDOM_VIA) += via-rng.o +obj-$(CONFIG_HW_RANDOM_EXYNOS) += exynos-trng.o obj-$(CONFIG_HW_RANDOM_IXP4XX) += ixp4xx-rng.o obj-$(CONFIG_HW_RANDOM_OMAP) += omap-rng.o obj-$(CONFIG_HW_RANDOM_OMAP3_ROM) += omap3-rom-rng.o diff --git a/drivers/char/hw_random/exynos-trng.c b/drivers/char/hw_random/exynos-trng.c new file mode 100644 index 000000000000..91b2ddb249fa --- /dev/null +++ b/drivers/char/hw_random/exynos-trng.c @@ -0,0 +1,245 @@ +/* + * RNG driver for Exynos TRNGs + * + * Author: Łukasz Stelmach + * + * Copyright 2017 (c) Samsung Electronics Software, Inc. + * + * Based on the Exynos PRNG driver drivers/crypto/exynos-rng by + * Krzysztof Kozłowski + * + * This program is free software; you can redistribute it and/or modify + * it under the terms of the GNU General Public License as published by + * the Free Software Foundation; + * + * This program is distributed in the hope that it will be useful, + * but WITHOUT ANY WARRANTY; without even the implied warranty of + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the + * GNU General Public License for more details. + */ + +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include + +#define EXYNOS_TRNG_CLKDIV (0x0) +#define EXYNOS_TRNG_CTRL (0x20) +#define EXYNOS_TRNG_POST_CTRL (0x30) +#define EXYNOS_TRNG_ONLINE_CTRL (0x40) +#define EXYNOS_TRNG_ONLINE_STAT (0x44) +#define EXYNOS_TRNG_ONLINE_MAXCHI2 (0x48) +#define EXYNOS_TRNG_FIFO_CTRL (0x50) +#define EXYNOS_TRNG_FIFO_0 (0x80) +#define EXYNOS_TRNG_FIFO_1 (0x84) +#define EXYNOS_TRNG_FIFO_2 (0x88) +#define EXYNOS_TRNG_FIFO_3 (0x8c) +#define EXYNOS_TRNG_FIFO_4 (0x90) +#define EXYNOS_TRNG_FIFO_5 (0x94) +#define EXYNOS_TRNG_FIFO_6 (0x98) +#define EXYNOS_TRNG_FIFO_7 (0x9c) +#define EXYNOS_TRNG_FIFO_LEN (8) +#define EXYNOS_TRNG_CLOCK_RATE (500000) + +#define TRNG_CTRL_RGNEN BIT(31) + +struct exynos_trng_dev { + struct device *dev; + void __iomem *mem; + struct clk *clk; + struct hwrng rng; +}; + +static int exynos_trng_do_read(struct hwrng *rng, void *data, size_t max, + bool wait) +{ + struct exynos_trng_dev *trng; + u32 val; + + max = min_t(size_t, max, (EXYNOS_TRNG_FIFO_LEN * 4)); + + trng = (struct exynos_trng_dev *)rng->priv; + + __raw_writel(max * 8, trng->mem + EXYNOS_TRNG_FIFO_CTRL); + val = readl_poll_timeout(trng->mem + EXYNOS_TRNG_FIFO_CTRL, val, + val == 0, 200, 1000000); + if (val < 0) + return val; + + memcpy_fromio(data, trng->mem + EXYNOS_TRNG_FIFO_0, max); + + return max; +} + +static int exynos_trng_init(struct hwrng *rng) +{ + struct exynos_trng_dev *trng = (struct exynos_trng_dev *)rng->priv; + unsigned long sss_rate; + u32 val; + + sss_rate = clk_get_rate(trng->clk); + + /* + * For most TRNG circuits the clock frequency of under 500 kHz + * is safe. + */ + val = sss_rate / (EXYNOS_TRNG_CLOCK_RATE * 2); + if (val > 0x7fff) { + dev_err(trng->dev, "clock divider too large: %d", val); + return -ERANGE; + } + val = val << 1; + __raw_writel(val, trng->mem + EXYNOS_TRNG_CLKDIV); + + /* Enable the generator. */ + val = TRNG_CTRL_RGNEN; + __raw_writel(val, trng->mem + EXYNOS_TRNG_CTRL); + + /* + * Disable post-processing. /dev/hwrng is supposed to deliver + * unprocessed data. + */ + __raw_writel(0, trng->mem + EXYNOS_TRNG_POST_CTRL); + + return 0; +} + +static int exynos_trng_probe(struct platform_device *pdev) +{ + struct exynos_trng_dev *trng; + struct resource *res; + int ret = -ENOMEM; + + trng = devm_kzalloc(&pdev->dev, sizeof(*trng), GFP_KERNEL); + if (!trng) + return ret; + + trng->rng.name = devm_kstrdup(&pdev->dev, dev_name(&pdev->dev), + GFP_KERNEL); + if (!trng->rng.name) + return ret; + + trng->rng.init = exynos_trng_init; + trng->rng.read = exynos_trng_do_read; + trng->rng.priv = (unsigned long) trng; + + platform_set_drvdata(pdev, trng); + trng->dev = &pdev->dev; + + res = platform_get_resource(pdev, IORESOURCE_MEM, 0); + trng->mem = devm_ioremap_resource(&pdev->dev, res); + if (IS_ERR(trng->mem)) { + ret = PTR_ERR(trng->mem); + dev_err(&pdev->dev, "Could not map IO resources.\n"); + goto err_ioremap; + } + + pm_runtime_enable(&pdev->dev); + ret = pm_runtime_get_sync(&pdev->dev); + if (ret < 0) { + dev_err(&pdev->dev, "Could not get runtime PM.\n"); + goto err_pm_get; + } + + trng->clk = devm_clk_get(&pdev->dev, "secss"); + if (IS_ERR(trng->clk)) { + ret = PTR_ERR(trng->clk); + dev_err(&pdev->dev, "Could not get clock.\n"); + goto err_clock; + } + + ret = clk_prepare_enable(trng->clk); + if (ret) { + dev_err(&pdev->dev, "Could not enable the clk.\n"); + goto err_clock; + } + + ret = hwrng_register(&trng->rng); + if (ret) { + dev_err(&pdev->dev, "Could not register hwrng device.\n"); + goto err_register; + } + + dev_info(&pdev->dev, "Exynos True Random Number Generator.\n"); + + return 0; + +err_register: + clk_disable_unprepare(trng->clk); + +err_clock: + pm_runtime_put_sync(&pdev->dev); + +err_pm_get: + pm_runtime_disable(&pdev->dev); + +err_ioremap: + return ret; +} + +static int exynos_trng_remove(struct platform_device *pdev) +{ + struct exynos_trng_dev *trng = platform_get_drvdata(pdev); + + hwrng_unregister(&trng->rng); + clk_disable_unprepare(trng->clk); + + pm_runtime_put_sync(&pdev->dev); + pm_runtime_disable(&pdev->dev); + + return 0; +} + +static int __maybe_unused exynos_trng_suspend(struct device *dev) +{ + pm_runtime_put_sync(dev); + + return 0; +} + +static int __maybe_unused exynos_trng_resume(struct device *dev) +{ + int ret; + + ret = pm_runtime_get_sync(dev); + if (ret < 0) { + dev_err(dev, "Could not get runtime PM.\n"); + pm_runtime_put_noidle(dev); + return ret; + } + + return 0; +} + +static SIMPLE_DEV_PM_OPS(exynos_trng_pm_ops, exynos_trng_suspend, + exynos_trng_resume); + +static const struct of_device_id exynos_trng_dt_match[] = { + { + .compatible = "samsung,exynos5250-trng", + }, + { }, +}; +MODULE_DEVICE_TABLE(of, exynos_rng_dt_match); + +static struct platform_driver exynos_trng_driver = { + .driver = { + .name = "exynos-trng", + .pm = &exynos_trng_pm_ops, + .of_match_table = exynos_trng_dt_match, + }, + .probe = exynos_trng_probe, + .remove = exynos_trng_remove, +}; + +module_platform_driver(exynos_trng_driver); +MODULE_AUTHOR("Łukasz Stelmach"); +MODULE_DESCRIPTION("H/W TRNG driver for Exynos chips"); +MODULE_LICENSE("GPL");