From patchwork Mon Jun 15 09:08:44 2015 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Yoshihiro Shimoda X-Patchwork-Id: 6607161 X-Patchwork-Delegate: geert@linux-m68k.org Return-Path: X-Original-To: patchwork-linux-sh@patchwork.kernel.org Delivered-To: patchwork-parsemail@patchwork1.web.kernel.org Received: from mail.kernel.org (mail.kernel.org [198.145.29.136]) by patchwork1.web.kernel.org (Postfix) with ESMTP id 0100B9F326 for ; Mon, 15 Jun 2015 09:09:14 +0000 (UTC) Received: from mail.kernel.org (localhost [127.0.0.1]) by mail.kernel.org (Postfix) with ESMTP id A54A120523 for ; Mon, 15 Jun 2015 09:09:12 +0000 (UTC) Received: from vger.kernel.org (vger.kernel.org [209.132.180.67]) by mail.kernel.org (Postfix) with ESMTP id 4A493204AF for ; Mon, 15 Jun 2015 09:09:11 +0000 (UTC) Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1754171AbbFOJJK (ORCPT ); Mon, 15 Jun 2015 05:09:10 -0400 Received: from relmlor2.renesas.com ([210.160.252.172]:45187 "EHLO relmlie1.idc.renesas.com" rhost-flags-OK-OK-OK-FAIL) by vger.kernel.org with ESMTP id S1754045AbbFOJJI (ORCPT ); Mon, 15 Jun 2015 05:09:08 -0400 Received: from unknown (HELO relmlir4.idc.renesas.com) ([10.200.68.154]) by relmlie1.idc.renesas.com with ESMTP; 15 Jun 2015 18:09:07 +0900 Received: from relmlac2.idc.renesas.com (relmlac2.idc.renesas.com [10.200.69.22]) by relmlir4.idc.renesas.com (Postfix) with ESMTP id 156B246CD8; Mon, 15 Jun 2015 18:09:07 +0900 (JST) Received: by relmlac2.idc.renesas.com (Postfix, from userid 0) id 163332806E; Mon, 15 Jun 2015 18:09:07 +0900 (JST) Received: from relmlac2.idc.renesas.com (localhost [127.0.0.1]) by relmlac2.idc.renesas.com (Postfix) with ESMTP id 0EDA32806D; Mon, 15 Jun 2015 18:09:07 +0900 (JST) Received: from relmlii1.idc.renesas.com [10.200.68.65] by relmlac2.idc.renesas.com with ESMTP id UAA10638; Mon, 15 Jun 2015 18:09:07 +0900 X-IronPort-AV: E=Sophos;i="5.13,617,1427727600"; d="scan'";a="188313989" Received: from mail-sg1lp0094.outbound.protection.outlook.com (HELO APAC01-SG1-obe.outbound.protection.outlook.com) ([207.46.51.94]) by relmlii1.idc.renesas.com with ESMTP/TLS/AES256-SHA; 15 Jun 2015 18:09:04 +0900 Authentication-Results: gmail.com; dkim=none (message not signed) header.d=none; Received: from localhost (211.11.155.147) by TY1PR06MB0928.apcprd06.prod.outlook.com (10.164.99.154) with Microsoft SMTP Server (TLS) id 15.1.190.14; Mon, 15 Jun 2015 09:09:02 +0000 From: Yoshihiro Shimoda To: , , , , , CC: , , , Yoshihiro Shimoda Subject: [PATCH v5 2/2] pwm: Add support for R-Car PWM Timer Date: Mon, 15 Jun 2015 18:08:44 +0900 Message-ID: <1434359324-2964-3-git-send-email-yoshihiro.shimoda.uh@renesas.com> X-Mailer: git-send-email 1.9.4.msysgit.1 In-Reply-To: <1434359324-2964-1-git-send-email-yoshihiro.shimoda.uh@renesas.com> References: <1434359324-2964-1-git-send-email-yoshihiro.shimoda.uh@renesas.com> MIME-Version: 1.0 X-Originating-IP: [211.11.155.147] X-ClientProxiedBy: OS2PR01CA0027.jpnprd01.prod.outlook.com (25.164.161.137) To TY1PR06MB0928.apcprd06.prod.outlook.com (25.164.99.154) X-Microsoft-Exchange-Diagnostics: 1; TY1PR06MB0928; 2:ErKx+PrFlflHsSpQu1lprkeLaH4U7NXUUl2JuDkLm8KVl4+KPrL98oO519mpJjIH; 2:VNHLlAreKpJu9G4ISaEbLFWGZJFr1zLxDO8mG0E1LIFYgBVHoFk2AAqpl5mlInoyLXqrMrgLF5hNAZA+QifkV2eJ5Vynv+KpN8gmPEPnlEJLXCgnJeTBC+gHLiC5muT2tT2Nzlnsl+T1SgzpuYBttQ==; 6:hlBwxQ1V59slvoi/JGrnIJJT2SilrsNrJy4yaKn+DeibXVxxeAU9f4trJjOWRUaOzHF4DNvTby3LbRgAraPwIuiSbDf4Bk6BufOKhncdQvPTPbO1lwqS1OxAriORptIzTgnsGsV8ru3SnKVxJDx1023uk82uXVoxymM+kWVzTZjIaDP0hSIErdkCL1IvHFxbKG0CAUOo4D6x+KpgNPJxhHFYRrC750GJGKyb07jbFXnTifqH83grYvxuS6mKxNrRPqSmm+si0eSge9I4Wf6did6kwvuLg7YSB82VQBjzLBhhFLl+L6iYiwkOF28cs/zzrLDiUU9iP9ScedEkkPxhUV96Uibpc8SdnWqs/ywgtTQ8ltRuRLHQtpQF6S3QJftoiycxTW1NZMr6Qmpk8XOrRoEs0mJBPAirp6BiCGc8JZYdJ8D6f2PB6k4lv4hN3pbxeGKZalsK+iYN+QdI68C79H3bLL4L1GqNcnQ6+uOz4t6ao+LyTP4s51xRJcrBL3iX X-Microsoft-Antispam: UriScan:;BCL:0;PCL:0;RULEID:;SRVR:TY1PR06MB0928; X-Microsoft-Antispam-PRVS: X-Exchange-Antispam-Report-Test: UriScan:; X-Exchange-Antispam-Report-CFA-Test: BCL:0; PCL:0; RULEID:(601004)(5005006)(520003)(3002001); SRVR:TY1PR06MB0928; BCL:0; PCL:0; RULEID:; SRVR:TY1PR06MB0928; X-Microsoft-Exchange-Diagnostics: 1; TY1PR06MB0928; 3:dKh761IjX+DmdVAiDFDNizPEoONL5MRpJWzQ1Pd5SAMXmfqWUBL0hrIfy3AlZY/JY1iSalKClO2q4BC1Lnv/BAp3SGuZm1PNrBgjIkDKpaJmVehV0eT2v4l9p1pXgMkaeguNEnr7ZkMGDOMZYqEKhlIVLTZle3IPXM71LIx0kEWuSHC0XVeTVNBC6csIRExzGHVJmA+DtfAcjK+k9CcwWqza7ZtxRTWUcXwdvOWX8G984Y2RzHxA1OSLuzQSO5AAAsvoj9UlpGgpRAcY9Hs/FcEvhAyvDkVOcloxg3QejrLKp3NAqxlWAsGSVWOQieTl X-Forefront-PRVS: 0608DEDB67 X-Forefront-Antispam-Report: SFV:NSPM; SFS:(10019020)(6009001)(6069001)(5001920100001)(92566002)(5001770100001)(87976001)(42186005)(42382002)(76176999)(2950100001)(5001960100002)(50986999)(76506005)(189998001)(48376002)(36756003)(107886002)(50466002)(77096005)(47776003)(122386002)(33646002)(78352002)(62966003)(19580405001)(40100003)(77156002)(19580395003)(46102003)(66066001)(50226001)(229853001)(4001430100001); DIR:OUT; SFP:1102; SCL:1; SRVR:TY1PR06MB0928; H:localhost; FPR:; SPF:None; MLV:sfv; LANG:en; X-Microsoft-Exchange-Diagnostics: 1; TY1PR06MB0928; 9:J0SS73BORoWD4hDIR215IhuT4mZWUhNuVvSHZPvDgJdGr0nd07MRjiVQha8Yr38SF/wHvqY/6uBm51yhHRcDfATFE/xhYZaDjLdyWjTmnBLouwrmJMxTOv0eZoE9+QmhF0kF68aL46WOWldYpIZTZ0IJ9ySs7Lvy8xLb+ZM3HVjiSKgF/jzTPlUKFQQ/8OeVwe+HGlDCcgC+oO0wHnT/HLWE+PohLP8YmGpJGViADGOyPDqVpaUH003nDqwtimD+PErzmkgXA4WD0XbDzaF0nANmoHer1RBaNZiAyKoFO5EEqADFSB/XSjyWboqhrwHoMLKr2u9Sb07A85q48nZX+C9xw8jMSnIsBig2CmcxR614rFZwwUjaDFDf5QF9PI6f5pzxO/A/5h00nzYwqUGp78lVxYCUbDAPI+WAz9wcoeZq/Ct5gG8Nj/rvTVDQjMfE08Ragd6bw/1dLexpQTH4rmuE1yJlZ1FADWJzqKXhjcBh7pvEScS3LxdpIlotB5Xu7y+4ozHyBEPR0lSVI2YyPlKCi7vhDRHhrEH0jEQ1Yr/VEQK1cqw2OV1fYdldNyZg/dHdS6qvUTk4CCEDquTVf9xEVi1naeSiXYMPysAV3rG3/z/PZQTjxQQIvHBtNgoyc9uheqnzyxO3vIYv4G6JMQDQ+wS3WzyJoNJTW1lIMhiGl7owe8yYRLXlIEFjXcQuZ2X35doVsrdyn14+rai1/pwbCJbG6PGLblQVFK9xLruQSg7J5O0jBsZua62Whetve4FgJiSGk6pvvKKI9n7Cx64k1S0Zyz6WRSraJa7XwrnugdtKOb8Rs7TUQwN3wnsfMMGYgMzJ9Q8A8dGhkHT4EfA1rnOPFavVarjSRCDYIpE6xaZfywPdHimUyvDuUWVvRvWJdixPXBcKhWk95Qhxr1eBzIThBrxWico6dW6gUp Y= X-Microsoft-Exchange-Diagnostics: 1; TY1PR06MB0928; 3:225z6WTLc3gOlG1v7sTCagRBg6WkgSZnoeV5RlWcEzFksfVa0oBQTiIT8Wqx7WXclyd+sy7kTQdtqiT7hedBFdzVi7iyS/LggFRg6UVrlAa1IWYKcmF+gsUAYhqo//ZgrwBYd/b/ZQlCkOGJcJzDRg==; 10:4IGdm33FyO9hTIqUOksxncjimR4j5xG/I96EN0ooOe9sC4iUCUoi35D5zrVj63r1e2SSxd0ID9+trTXekdDW786I0XZKMrS2Ee8lHAPfqls=; 6:k08XVLd6SMVu17IV/bbCZaN9mFqtT3Af2QJBYuqlNV00cdXivB7OUybedC4rTWNWj6z2f9BPuz+xVRaZqxPFF5PeLVna8Z8wc0Hoc7fDwJWon729oyi4sWoMc+MRKKRLxPsJfg4r14k54CUpYf27qw== X-OriginatorOrg: renesas.com X-MS-Exchange-CrossTenant-OriginalArrivalTime: 15 Jun 2015 09:09:02.6572 (UTC) X-MS-Exchange-CrossTenant-FromEntityHeader: Hosted X-MS-Exchange-Transport-CrossTenantHeadersStamped: TY1PR06MB0928 Sender: linux-sh-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-sh@vger.kernel.org X-Spam-Status: No, score=-7.4 required=5.0 tests=BAYES_00, RCVD_IN_DNSWL_HI, RP_MATCHES_RCVD, UNPARSEABLE_RELAY autolearn=unavailable version=3.3.1 X-Spam-Checker-Version: SpamAssassin 3.3.1 (2010-03-16) on mail.kernel.org X-Virus-Scanned: ClamAV using ClamSMTP This patch adds support for R-Car SoCs PWM Timer. Signed-off-by: Yoshihiro Shimoda --- drivers/pwm/Kconfig | 11 +++ drivers/pwm/Makefile | 1 + drivers/pwm/pwm-rcar.c | 263 +++++++++++++++++++++++++++++++++++++++++++++++++ 3 files changed, 275 insertions(+) create mode 100644 drivers/pwm/pwm-rcar.c diff --git a/drivers/pwm/Kconfig b/drivers/pwm/Kconfig index b1541f4..3e58a68 100644 --- a/drivers/pwm/Kconfig +++ b/drivers/pwm/Kconfig @@ -249,6 +249,17 @@ config PWM_PXA To compile this driver as a module, choose M here: the module will be called pwm-pxa. +config PWM_RCAR + tristate "Renesas R-Car PWM support" + depends on ARCH_RCAR_GEN1 || ARCH_RCAR_GEN2 || COMPILE_TEST + depends on HAS_IOMEM + help + This driver exposes the PWM Timer controller found in Renesas + R-Car chips through the PWM API. + + To compile this driver as a module, choose M here: the module + will be called pwm-rcar. + config PWM_RENESAS_TPU tristate "Renesas TPU PWM support" depends on ARCH_SHMOBILE || COMPILE_TEST diff --git a/drivers/pwm/Makefile b/drivers/pwm/Makefile index ec50eb5..79d3dc3 100644 --- a/drivers/pwm/Makefile +++ b/drivers/pwm/Makefile @@ -22,6 +22,7 @@ obj-$(CONFIG_PWM_MXS) += pwm-mxs.o obj-$(CONFIG_PWM_PCA9685) += pwm-pca9685.o obj-$(CONFIG_PWM_PUV3) += pwm-puv3.o obj-$(CONFIG_PWM_PXA) += pwm-pxa.o +obj-$(CONFIG_PWM_RCAR) += pwm-rcar.o obj-$(CONFIG_PWM_RENESAS_TPU) += pwm-renesas-tpu.o obj-$(CONFIG_PWM_ROCKCHIP) += pwm-rockchip.o obj-$(CONFIG_PWM_SAMSUNG) += pwm-samsung.o diff --git a/drivers/pwm/pwm-rcar.c b/drivers/pwm/pwm-rcar.c new file mode 100644 index 0000000..ab6609a --- /dev/null +++ b/drivers/pwm/pwm-rcar.c @@ -0,0 +1,263 @@ +/* + * R-Car PWM Timer driver + * + * Copyright (C) 2015 Renesas Electronics Corporation + * + * This is free software; you can redistribute it and/or modify + * it under the terms of version 2 of the GNU General Public License as + * published by the Free Software Foundation. + */ + +#include +#include +#include +#include +#include +#include +#include +#include +#include + +#define RCAR_PWM_MAX_DIVISION 24 +#define RCAR_PWM_MAX_CYCLE 1023 + +#define RCAR_PWMCR 0x00 +#define RCAR_PWMCNT 0x04 + +#define RCAR_PWMCR_CC0_MASK 0x000f0000 +#define RCAR_PWMCR_CC0_SHIFT 16 +#define RCAR_PWMCR_CCMD BIT(15) +#define RCAR_PWMCR_SYNC BIT(11) +#define RCAR_PWMCR_SS0 BIT(4) +#define RCAR_PWMCR_EN0 BIT(0) + +#define RCAR_PWMCNT_CYC0_MASK 0x03ff0000 +#define RCAR_PWMCNT_CYC0_SHIFT 16 +#define RCAR_PWMCNT_PH0_MASK 0x000003ff +#define RCAR_PWMCNT_PH0_SHIFT 0 + +struct rcar_pwm_chip { + struct pwm_chip chip; + void __iomem *base; + struct clk *clk; +}; + +static inline struct rcar_pwm_chip *to_rcar_pwm_chip(struct pwm_chip *chip) +{ + return container_of(chip, struct rcar_pwm_chip, chip); +} + +static void rcar_pwm_write(struct rcar_pwm_chip *rp, u32 data, u32 reg) +{ + writel(data, rp->base + reg); +} + +static u32 rcar_pwm_read(struct rcar_pwm_chip *rp, u32 reg) +{ + return readl(rp->base + reg); +} + +static void rcar_pwm_bit_modify(struct rcar_pwm_chip *rp, u32 mask, u32 data, + u32 reg) +{ + u32 val = rcar_pwm_read(rp, reg); + + val &= ~mask; + val |= data & mask; + rcar_pwm_write(rp, val, reg); +} + +static int rcar_pwm_get_clock_division(struct rcar_pwm_chip *rp, int period_ns) +{ + int div; + unsigned long clk_rate = clk_get_rate(rp->clk); + unsigned long long max; /* max cycle / nanoseconds */ + + if (!clk_rate) + return -EINVAL; + + for (div = 0; div <= RCAR_PWM_MAX_DIVISION; div++) { + max = (unsigned long long)NSEC_PER_SEC * RCAR_PWM_MAX_CYCLE * + (1 << div); + do_div(max, clk_rate); + if (period_ns < max) + break; + } + + return (div <= RCAR_PWM_MAX_DIVISION) ? div : -ERANGE; +} + +static void rcar_pwm_set_clock_control(struct rcar_pwm_chip *rp, int div) +{ + u32 val = rcar_pwm_read(rp, RCAR_PWMCR); + + val &= ~(RCAR_PWMCR_CCMD | RCAR_PWMCR_CC0_MASK); + if (div & 1) + val |= RCAR_PWMCR_CCMD; + div >>= 1; + val |= div << RCAR_PWMCR_CC0_SHIFT; + rcar_pwm_write(rp, val, RCAR_PWMCR); +} + +static int rcar_pwm_set_counter(struct rcar_pwm_chip *rp, int div, int duty_ns, + int period_ns) +{ + unsigned long long one_cycle, tmp; /* 0.01 nanoseconds */ + unsigned long clk_rate = clk_get_rate(rp->clk); + u32 cyc, ph; + + one_cycle = (unsigned long long)NSEC_PER_SEC * 100ULL * (1 << div); + do_div(one_cycle, clk_rate); + + tmp = period_ns * 100ULL; + do_div(tmp, one_cycle); + cyc = (tmp << RCAR_PWMCNT_CYC0_SHIFT) & RCAR_PWMCNT_CYC0_MASK; + + tmp = duty_ns * 100ULL; + do_div(tmp, one_cycle); + ph = tmp & RCAR_PWMCNT_PH0_MASK; + + /* Avoid prohibited setting */ + if (cyc && ph) + rcar_pwm_write(rp, cyc | ph, RCAR_PWMCNT); + + return (cyc && ph) ? 0 : -EINVAL; +} + +static int rcar_pwm_request(struct pwm_chip *chip, struct pwm_device *pwm) +{ + struct rcar_pwm_chip *rp = to_rcar_pwm_chip(chip); + + return clk_prepare_enable(rp->clk); +} + +static void rcar_pwm_free(struct pwm_chip *chip, struct pwm_device *pwm) +{ + struct rcar_pwm_chip *rp = to_rcar_pwm_chip(chip); + + clk_disable_unprepare(rp->clk); +} + +static int rcar_pwm_config(struct pwm_chip *chip, struct pwm_device *pwm, + int duty_ns, int period_ns) +{ + struct rcar_pwm_chip *rp = to_rcar_pwm_chip(chip); + int div = rcar_pwm_get_clock_division(rp, period_ns); + int ret; + + if (div < 0) + return div; + + /* Let the core driver set pwm->period if disabled and duty_ns == 0 */ + if (!test_bit(PWMF_ENABLED, &pwm->flags) && !duty_ns) + return 0; + + rcar_pwm_bit_modify(rp, RCAR_PWMCR_SYNC, RCAR_PWMCR_SYNC, RCAR_PWMCR); + ret = rcar_pwm_set_counter(rp, div, duty_ns, period_ns); + rcar_pwm_set_clock_control(rp, div); + rcar_pwm_bit_modify(rp, RCAR_PWMCR_SYNC, 0, RCAR_PWMCR); + + return ret; +} + +static int rcar_pwm_enable(struct pwm_chip *chip, struct pwm_device *pwm) +{ + struct rcar_pwm_chip *rp = to_rcar_pwm_chip(chip); + u32 pwmcnt; + + /* Don't enable the PWM device if CYC0 or PH0 is 0 */ + pwmcnt = rcar_pwm_read(rp, RCAR_PWMCNT); + if (!(pwmcnt & RCAR_PWMCNT_CYC0_MASK) || + !(pwmcnt & RCAR_PWMCNT_PH0_MASK)) + return -EINVAL; + + rcar_pwm_bit_modify(rp, RCAR_PWMCR_EN0, RCAR_PWMCR_EN0, RCAR_PWMCR); + + return 0; +} + +static void rcar_pwm_disable(struct pwm_chip *chip, struct pwm_device *pwm) +{ + struct rcar_pwm_chip *rp = to_rcar_pwm_chip(chip); + + rcar_pwm_bit_modify(rp, RCAR_PWMCR_EN0, 0, RCAR_PWMCR); +} + +static const struct pwm_ops rcar_pwm_ops = { + .request = rcar_pwm_request, + .free = rcar_pwm_free, + .config = rcar_pwm_config, + .enable = rcar_pwm_enable, + .disable = rcar_pwm_disable, + .owner = THIS_MODULE, +}; + +static int rcar_pwm_probe(struct platform_device *pdev) +{ + struct rcar_pwm_chip *rcar_pwm; + struct resource *res; + int ret; + + rcar_pwm = devm_kzalloc(&pdev->dev, sizeof(*rcar_pwm), GFP_KERNEL); + if (rcar_pwm == NULL) + return -ENOMEM; + + res = platform_get_resource(pdev, IORESOURCE_MEM, 0); + rcar_pwm->base = devm_ioremap_resource(&pdev->dev, res); + if (IS_ERR(rcar_pwm->base)) + return PTR_ERR(rcar_pwm->base); + + rcar_pwm->clk = devm_clk_get(&pdev->dev, NULL); + if (IS_ERR(rcar_pwm->clk)) { + dev_err(&pdev->dev, "cannot get clock\n"); + return PTR_ERR(rcar_pwm->clk); + } + + platform_set_drvdata(pdev, rcar_pwm); + + rcar_pwm->chip.dev = &pdev->dev; + rcar_pwm->chip.ops = &rcar_pwm_ops; + rcar_pwm->chip.of_xlate = of_pwm_xlate_with_flags; + rcar_pwm->chip.base = -1; + rcar_pwm->chip.npwm = 1; + + ret = pwmchip_add(&rcar_pwm->chip); + if (ret < 0) { + dev_err(&pdev->dev, "failed to register PWM chip\n"); + return ret; + } + + pm_runtime_enable(&pdev->dev); + + return 0; +} + +static int rcar_pwm_remove(struct platform_device *pdev) +{ + struct rcar_pwm_chip *rcar_pwm = platform_get_drvdata(pdev); + + pm_runtime_disable(&pdev->dev); + + return pwmchip_remove(&rcar_pwm->chip); +} + +static const struct of_device_id rcar_pwm_of_table[] = { + { .compatible = "renesas,pwm-rcar", }, + { }, +}; +MODULE_DEVICE_TABLE(of, rcar_pwm_of_table); + +static struct platform_driver rcar_pwm_driver = { + .probe = rcar_pwm_probe, + .remove = rcar_pwm_remove, + .driver = { + .name = "pwm-rcar", + .of_match_table = of_match_ptr(rcar_pwm_of_table), + } +}; +module_platform_driver(rcar_pwm_driver); + +MODULE_AUTHOR("Yoshihiro Shimoda "); +MODULE_DESCRIPTION("Renesas PWM Timer Driver"); +MODULE_LICENSE("GPL v2"); +MODULE_ALIAS("platform:pwm-rcar");