@@ -429,6 +429,45 @@
R8A7795_CLK_I2C0
>;
};
+
+ mstp10_clks: mstp10_clks@e6150998 {
+ compatible = "renesas,r8a7795-mstp-clocks", "renesas,cpg-mstp-clocks";
+ reg = <0 0xe6150998 0 4>, <0 0xe61509a8 0 4>;
+ #clock-cells = <1>;
+ clocks = <&s3d4_clk>,
+ <&mstp10_clks R8A7795_CLK_SSI_ALL>, <&mstp10_clks R8A7795_CLK_SSI_ALL>,
+ <&mstp10_clks R8A7795_CLK_SSI_ALL>, <&mstp10_clks R8A7795_CLK_SSI_ALL>,
+ <&mstp10_clks R8A7795_CLK_SSI_ALL>, <&mstp10_clks R8A7795_CLK_SSI_ALL>,
+ <&mstp10_clks R8A7795_CLK_SSI_ALL>, <&mstp10_clks R8A7795_CLK_SSI_ALL>,
+ <&mstp10_clks R8A7795_CLK_SSI_ALL>, <&mstp10_clks R8A7795_CLK_SSI_ALL>,
+ <&s3d4_clk>,
+ <&mstp10_clks R8A7795_CLK_SCU_ALL>, <&mstp10_clks R8A7795_CLK_SCU_ALL>,
+ <&mstp10_clks R8A7795_CLK_SCU_ALL>, <&mstp10_clks R8A7795_CLK_SCU_ALL>,
+ <&mstp10_clks R8A7795_CLK_SCU_ALL>, <&mstp10_clks R8A7795_CLK_SCU_ALL>,
+ <&mstp10_clks R8A7795_CLK_SCU_ALL>, <&mstp10_clks R8A7795_CLK_SCU_ALL>,
+ <&mstp10_clks R8A7795_CLK_SCU_ALL>, <&mstp10_clks R8A7795_CLK_SCU_ALL>,
+ <&mstp10_clks R8A7795_CLK_SCU_ALL>, <&mstp10_clks R8A7795_CLK_SCU_ALL>,
+ <&mstp10_clks R8A7795_CLK_SCU_ALL>, <&mstp10_clks R8A7795_CLK_SCU_ALL>;
+ clock-indices = <
+ R8A7795_CLK_SSI_ALL
+ R8A7795_CLK_SSI9 R8A7795_CLK_SSI8 R8A7795_CLK_SSI7 R8A7795_CLK_SSI6 R8A7795_CLK_SSI5
+ R8A7795_CLK_SSI4 R8A7795_CLK_SSI3 R8A7795_CLK_SSI2 R8A7795_CLK_SSI1 R8A7795_CLK_SSI0
+ R8A7795_CLK_SCU_ALL
+ R8A7795_CLK_SCU_DVC1 R8A7795_CLK_SCU_DVC0
+ R8A7795_CLK_SCU_CTU1_MIX1 R8A7795_CLK_SCU_CTU0_MIX0
+ R8A7795_CLK_SCU_SRC9 R8A7795_CLK_SCU_SRC8 R8A7795_CLK_SCU_SRC7 R8A7795_CLK_SCU_SRC6 R8A7795_CLK_SCU_SRC5
+ R8A7795_CLK_SCU_SRC4 R8A7795_CLK_SCU_SRC3 R8A7795_CLK_SCU_SRC2 R8A7795_CLK_SCU_SRC1 R8A7795_CLK_SCU_SRC0
+ >;
+ clock-output-names =
+ "ssi-all",
+ "ssi9", "ssi8", "ssi7", "ssi6", "ssi5",
+ "ssi4", "ssi3", "ssi2", "ssi1", "ssi0",
+ "scu-all",
+ "scu-dvc1", "scu-dvc0",
+ "scu-ctu1-mix1", "scu-ctu0-mix0",
+ "scu-src9", "scu-src8", "scu-src7", "scu-src6", "scu-src5",
+ "scu-src4", "scu-src3", "scu-src2", "scu-src1", "scu-src0";
+ };
};
};
@@ -55,5 +55,31 @@
#define R8A7795_CLK_I2C0 31
/* MSTP10 */
+#define R8A7795_CLK_SSI_ALL 5
+#define R8A7795_CLK_SSI9 6
+#define R8A7795_CLK_SSI8 7
+#define R8A7795_CLK_SSI7 8
+#define R8A7795_CLK_SSI6 9
+#define R8A7795_CLK_SSI5 10
+#define R8A7795_CLK_SSI4 11
+#define R8A7795_CLK_SSI3 12
+#define R8A7795_CLK_SSI2 13
+#define R8A7795_CLK_SSI1 14
+#define R8A7795_CLK_SSI0 15
+#define R8A7795_CLK_SCU_ALL 17
+#define R8A7795_CLK_SCU_DVC1 18
+#define R8A7795_CLK_SCU_DVC0 19
+#define R8A7795_CLK_SCU_CTU1_MIX1 20
+#define R8A7795_CLK_SCU_CTU0_MIX0 21
+#define R8A7795_CLK_SCU_SRC9 22
+#define R8A7795_CLK_SCU_SRC8 23
+#define R8A7795_CLK_SCU_SRC7 24
+#define R8A7795_CLK_SCU_SRC6 25
+#define R8A7795_CLK_SCU_SRC5 26
+#define R8A7795_CLK_SCU_SRC4 27
+#define R8A7795_CLK_SCU_SRC3 28
+#define R8A7795_CLK_SCU_SRC2 29
+#define R8A7795_CLK_SCU_SRC1 30
+#define R8A7795_CLK_SCU_SRC0 31
#endif /* __DT_BINDINGS_CLOCK_R8A7795_H__ */