Message ID | 20231016-filing-payroll-7aca51b8f1a3@spud (mailing list archive) |
---|---|
State | Accepted |
Commit | 79384a0475351b9dacd875b4faa8662ced88e632 |
Headers | show |
Series | [GIT,PULL] RISC-V Devicetrees for v6.7 | expand |
Hello: This pull request was applied to soc/soc.git (for-next) by Arnd Bergmann <arnd@arndb.de>: On Mon, 16 Oct 2023 16:34:34 +0100 you wrote: > Hey Arnd, > > Please pull some DT bits for 6.7, summary in the tag and all that jazz. > > Thanks, > Conor. > > [...] Here is the summary with links: - [GIT,PULL] RISC-V Devicetrees for v6.7 https://git.kernel.org/soc/soc/c/79384a047535 You are awesome, thank you!
Hey Arnd, Please pull some DT bits for 6.7, summary in the tag and all that jazz. Thanks, Conor. The following changes since commit 0bb80ecc33a8fb5a682236443c1e740d5c917d1d: Linux 6.6-rc1 (2023-09-10 16:28:41 -0700) are available in the Git repository at: https://git.kernel.org/pub/scm/linux/kernel/git/conor/linux.git/ tags/riscv-dt-for-v6.7 for you to fetch changes up to 81b5948cf1a7ad49ba72fa0674710bd3f44deb9e: riscv: dts: starfive: convert isa detection to new properties (2023-10-15 13:16:05 +0100) ---------------------------------------------------------------- RISC-V Devicetrees for v6.7 StarFive: Things are a bit slower for StarFive this window, there's only the addition of audio related DT nodes to speak of here. Generic: The SiFive, StarFive and Microchip devicetrees have had my replacement ISA extension detection properties added. Unfortunately, the old "riscv,isa" property never defined exactly what the extensions it contained meant, and people were want to fill it in incorrectly (and call upstream kernel devs idiots for not doing the same). The new properties have explicit definitions and hopefully will stand up better to some of the variation from RVI. Sophgo: Two new SoCs, one is probably the first of several with up/down tuned variants, that have a pair of T-Head c906 cores and appear aimed at the IP camera, smart <insert whatever> etc markets. They are intended to run in AMP mode, with an RTOS on the less powerful core. The other is far more interesting to kernel developers however, the 64-core SG2042, with more recent c920 cores from T-Head at 2 GHz. For both, support is at a very basic stage - some of the same developers are working on them as other T-Head powered SoCs, but hopefully things will move beyond a basic console boot. The goal is for Chen Wang to take over maintaining the Sophgo support once they have some more experience with the process. Signed-off-by: Conor Dooley <conor.dooley@microchip.com> ---------------------------------------------------------------- Chen Wang (8): riscv: Add SOPHGO SOC family Kconfig support dt-bindings: vendor-prefixes: add milkv/sophgo dt-bindings: riscv: add sophgo sg2042 bindings dt-bindings: riscv: Add T-HEAD C920 compatibles dt-bindings: interrupt-controller: Add Sophgo SG2042 PLIC riscv: dts: add initial Sophgo SG2042 SoC device tree riscv: dts: sophgo: add Milk-V Pioneer board device tree riscv: defconfig: enable SOPHGO SoC Conor Dooley (4): Merge initial Sophgo patches into riscv-dt-for-next riscv: dts: microchip: convert isa detection to new properties riscv: dts: sifive: convert isa detection to new properties riscv: dts: starfive: convert isa detection to new properties Hal Feng (1): riscv: dts: starfive: Add JH7110 PWM-DAC support Inochi Amaoto (2): dt-bindings: timer: Add Sophgo sg2042 CLINT timer dt-bindings: interrupt-controller: Add Sophgo sg2042 CLINT mswi Jisheng Zhang (5): dt-bindings: interrupt-controller: Add SOPHGO CV1800B plic dt-bindings: timer: Add SOPHGO CV1800B clint dt-bindings: riscv: Add Milk-V Duo board compatibles riscv: dts: sophgo: add initial CV1800B SoC device tree riscv: dts: sophgo: add Milk-V Duo board device tree William Qiu (1): riscv: dts: starfive: add assigned-clock* to limit frquency Xingyu Wu (2): riscv: dts: starfive: pinfunc: Fix the pins name of I2STX1 riscv: dts: starfive: Add the nodes and pins of I2Srx/I2Stx0/I2Stx1 .../interrupt-controller/sifive,plic-1.0.0.yaml | 2 + .../thead,c900-aclint-mswi.yaml | 43 + Documentation/devicetree/bindings/riscv/cpus.yaml | 1 + .../devicetree/bindings/riscv/sophgo.yaml | 32 + .../devicetree/bindings/timer/sifive,clint.yaml | 1 + .../bindings/timer/thead,c900-aclint-mtimer.yaml | 43 + .../devicetree/bindings/vendor-prefixes.yaml | 4 + MAINTAINERS | 7 + arch/riscv/Kconfig.socs | 5 + arch/riscv/boot/dts/Makefile | 1 + arch/riscv/boot/dts/microchip/mpfs.dtsi | 15 + arch/riscv/boot/dts/sifive/fu540-c000.dtsi | 15 + arch/riscv/boot/dts/sifive/fu740-c000.dtsi | 15 + arch/riscv/boot/dts/sophgo/Makefile | 3 + arch/riscv/boot/dts/sophgo/cv1800b-milkv-duo.dts | 38 + arch/riscv/boot/dts/sophgo/cv1800b.dtsi | 123 ++ arch/riscv/boot/dts/sophgo/sg2042-cpus.dtsi | 2000 ++++++++++++++++++++ .../riscv/boot/dts/sophgo/sg2042-milkv-pioneer.dts | 19 + arch/riscv/boot/dts/sophgo/sg2042.dtsi | 325 ++++ arch/riscv/boot/dts/starfive/jh7100.dtsi | 6 + arch/riscv/boot/dts/starfive/jh7110-pinfunc.h | 4 +- .../dts/starfive/jh7110-starfive-visionfive-2.dtsi | 111 ++ arch/riscv/boot/dts/starfive/jh7110.dtsi | 93 + arch/riscv/configs/defconfig | 3 +- 24 files changed, 2906 insertions(+), 3 deletions(-) create mode 100644 Documentation/devicetree/bindings/interrupt-controller/thead,c900-aclint-mswi.yaml create mode 100644 Documentation/devicetree/bindings/riscv/sophgo.yaml create mode 100644 Documentation/devicetree/bindings/timer/thead,c900-aclint-mtimer.yaml create mode 100644 arch/riscv/boot/dts/sophgo/Makefile create mode 100644 arch/riscv/boot/dts/sophgo/cv1800b-milkv-duo.dts create mode 100644 arch/riscv/boot/dts/sophgo/cv1800b.dtsi create mode 100644 arch/riscv/boot/dts/sophgo/sg2042-cpus.dtsi create mode 100644 arch/riscv/boot/dts/sophgo/sg2042-milkv-pioneer.dts create mode 100644 arch/riscv/boot/dts/sophgo/sg2042.dtsi