@@ -21,6 +21,8 @@
int efx_cxl_init(struct efx_probe_data *probe_data)
{
struct efx_nic *efx = &probe_data->efx;
+ DECLARE_BITMAP(expected, CXL_MAX_CAPS);
+ DECLARE_BITMAP(found, CXL_MAX_CAPS);
struct pci_dev *pci_dev;
struct efx_cxl *cxl;
struct resource res;
@@ -65,6 +67,23 @@ int efx_cxl_init(struct efx_probe_data *probe_data)
goto err2;
}
+ rc = cxl_pci_accel_setup_regs(pci_dev, cxl->cxlds);
+ if (rc) {
+ pci_err(pci_dev, "CXL accel setup regs failed");
+ goto err2;
+ }
+
+ bitmap_clear(expected, 0, CXL_MAX_CAPS);
+ bitmap_set(expected, CXL_DEV_CAP_HDM, 1);
+ bitmap_set(expected, CXL_DEV_CAP_RAS, 1);
+
+ if (!cxl_pci_check_caps(cxl->cxlds, expected, found)) {
+ pci_err(pci_dev,
+ "CXL device capabilities found(%08lx) not as expected(%08lx)",
+ *found, *expected);
+ goto err2;
+ }
+
probe_data->cxl = cxl;
return 0;
@@ -5,6 +5,7 @@
#define __CXL_H
#include <linux/ioport.h>
+#include <linux/pci.h>
enum cxl_resource {
CXL_RES_DPA,
@@ -40,4 +41,5 @@ int cxl_set_resource(struct cxl_dev_state *cxlds, struct resource res,
bool cxl_pci_check_caps(struct cxl_dev_state *cxlds,
unsigned long *expected_caps,
unsigned long *current_caps);
+int cxl_pci_accel_setup_regs(struct pci_dev *pdev, struct cxl_dev_state *cxlds);
#endif