Show patches with: Submitter = Palmer Dabbelt       |   724 patches
« 1 2 3 47 8 »
Patch Series A/R/T S/W/F Date Submitter Delegate State
RISC-V: Report the QEMU vendor/arch IDs on virtual CPUs RISC-V: Report the QEMU vendor/arch IDs on virtual CPUs - - - --- 2024-01-31 Palmer Dabbelt New
linux-user/riscv: Add Zicboz block size to hwprobe linux-user/riscv: Add Zicboz block size to hwprobe - 2 - --- 2023-11-10 Palmer Dabbelt New
[PULL,22/22] MAINTAINERS: Add entry for RISC-V ACPI [PULL,01/22] target/riscv: implement Zicboz extension 1 2 - --- 2023-03-06 Palmer Dabbelt New
[PULL,21/22] hw/riscv/virt.c: Initialize the ACPI tables [PULL,01/22] target/riscv: implement Zicboz extension - 2 - --- 2023-03-06 Palmer Dabbelt New
[PULL,20/22] hw/riscv/virt: virt-acpi-build.c: Add RHCT Table [PULL,01/22] target/riscv: implement Zicboz extension - 1 - --- 2023-03-06 Palmer Dabbelt New
[PULL,19/22] hw/riscv/virt: virt-acpi-build.c: Add RINTC in MADT [PULL,01/22] target/riscv: implement Zicboz extension 1 1 - --- 2023-03-06 Palmer Dabbelt New
[PULL,18/22] hw/riscv/virt: Enable basic ACPI infrastructure [PULL,01/22] target/riscv: implement Zicboz extension - 1 - --- 2023-03-06 Palmer Dabbelt New
[PULL,17/22] hw/riscv/virt: Add memmap pointer to RiscVVirtState [PULL,01/22] target/riscv: implement Zicboz extension 1 2 - --- 2023-03-06 Palmer Dabbelt New
[PULL,16/22] hw/riscv/virt: Add a switch to disable ACPI [PULL,01/22] target/riscv: implement Zicboz extension - 1 - --- 2023-03-06 Palmer Dabbelt New
[PULL,15/22] hw/riscv/virt: Add OEM_ID and OEM_TABLE_ID fields [PULL,01/22] target/riscv: implement Zicboz extension 1 2 - --- 2023-03-06 Palmer Dabbelt New
[PULL,14/22] riscv: Correctly set the device-tree entry 'mmu-type' [PULL,01/22] target/riscv: implement Zicboz extension - 4 - --- 2023-03-06 Palmer Dabbelt New
[PULL,13/22] riscv: Introduce satp mode hw capabilities [PULL,01/22] target/riscv: implement Zicboz extension - 4 - --- 2023-03-06 Palmer Dabbelt New
[PULL,12/22] riscv: Allow user to set the satp mode [PULL,01/22] target/riscv: implement Zicboz extension 1 3 - --- 2023-03-06 Palmer Dabbelt New
[PULL,11/22] riscv: Change type of valid_vm_1_10_[32|64] to bool [PULL,01/22] target/riscv: implement Zicboz extension - 4 - --- 2023-03-06 Palmer Dabbelt New
[PULL,10/22] riscv: Pass Object to register_cpu_props instead of DeviceState [PULL,01/22] target/riscv: implement Zicboz extension - 4 - --- 2023-03-06 Palmer Dabbelt New
[PULL,09/22] roms/opensbi: Upgrade from v1.1 to v1.2 [PULL,01/22] target/riscv: implement Zicboz extension - 1 - --- 2023-03-06 Palmer Dabbelt New
[PULL,08/22] gitlab/opensbi: Move to docker:stable [PULL,01/22] target/riscv: implement Zicboz extension - 1 - --- 2023-03-06 Palmer Dabbelt New
[PULL,07/22] hw: intc: Use cpu_by_arch_id to fetch CPU state [PULL,01/22] target/riscv: implement Zicboz extension - 1 - --- 2023-03-06 Palmer Dabbelt New
[PULL,06/22] target/riscv: cpu: Implement get_arch_id callback [PULL,01/22] target/riscv: implement Zicboz extension - 1 - --- 2023-03-06 Palmer Dabbelt New
[PULL,05/22] disas/riscv Fix ctzw disassemble [PULL,01/22] target/riscv: implement Zicboz extension - 2 - --- 2023-03-06 Palmer Dabbelt New
[PULL,04/22] hw/riscv/virt.c: add cbo[mz]-block-size fdt properties [PULL,01/22] target/riscv: implement Zicboz extension - 1 - --- 2023-03-06 Palmer Dabbelt New
[PULL,03/22] target/riscv: add Zicbop cbo.prefetch{i, r, m} placeholder [PULL,01/22] target/riscv: implement Zicboz extension - 2 - --- 2023-03-06 Palmer Dabbelt New
[PULL,02/22] target/riscv: implement Zicbom extension [PULL,01/22] target/riscv: implement Zicboz extension - 2 - --- 2023-03-06 Palmer Dabbelt New
[PULL,01/22] target/riscv: implement Zicboz extension [PULL,01/22] target/riscv: implement Zicboz extension - 2 - --- 2023-03-06 Palmer Dabbelt New
[PULL,00/22] Sixth RISC-V PR for 8.0 - - - --- 2023-03-06 Palmer Dabbelt New
[v2,2/2] roms/opensbi: Upgrade from v1.1 to v1.2 Fix the OpenSBI CI job and bump to v1.2 - 1 - --- 2023-03-03 Palmer Dabbelt New
[v2,1/2] gitlab/opensbi: Move to docker:stable Fix the OpenSBI CI job and bump to v1.2 - 1 - --- 2023-03-03 Palmer Dabbelt New
[PULL,59/59] target/riscv/vector_helper.c: avoid env_archcpu() when reading RISCVCPUConfig [PULL,01/59] target/riscv: introduce riscv_cpu_cfg() - 2 - --- 2023-03-03 Palmer Dabbelt New
[PULL,58/59] target/riscv/vector_helper.c: create vext_set_tail_elems_1s() [PULL,01/59] target/riscv: introduce riscv_cpu_cfg() - 2 - --- 2023-03-03 Palmer Dabbelt New
[PULL,57/59] target/riscv/csr.c: avoid env_archcpu() usages when reading RISCVCPUConfig [PULL,01/59] target/riscv: introduce riscv_cpu_cfg() - 2 - --- 2023-03-03 Palmer Dabbelt New
[PULL,56/59] target/riscv/csr.c: use riscv_cpu_cfg() to avoid env_cpu() pointers [PULL,01/59] target/riscv: introduce riscv_cpu_cfg() - 2 - --- 2023-03-03 Palmer Dabbelt New
[PULL,55/59] target/riscv/csr.c: simplify mctr() [PULL,01/59] target/riscv: introduce riscv_cpu_cfg() - 2 - --- 2023-03-03 Palmer Dabbelt New
[PULL,54/59] target/riscv/csr.c: use env_archcpu() in ctr() [PULL,01/59] target/riscv: introduce riscv_cpu_cfg() - 1 - --- 2023-03-03 Palmer Dabbelt New
[PULL,53/59] target/riscv: Export Svadu property [PULL,01/59] target/riscv: introduce riscv_cpu_cfg() - 1 - --- 2023-03-03 Palmer Dabbelt New
[PULL,52/59] target/riscv: Add *envcfg.HADE related check in address translation [PULL,01/59] target/riscv: introduce riscv_cpu_cfg() - 1 - --- 2023-03-03 Palmer Dabbelt New
[PULL,51/59] target/riscv: Add *envcfg.PBMTE related check in address translation [PULL,01/59] target/riscv: introduce riscv_cpu_cfg() - 1 - --- 2023-03-03 Palmer Dabbelt New
[PULL,50/59] target/riscv: Add csr support for svadu [PULL,01/59] target/riscv: introduce riscv_cpu_cfg() - 1 - --- 2023-03-03 Palmer Dabbelt New
[PULL,49/59] target/riscv: Fix the relationship of PBMTE/STCE fields between menvcfg and henvcfg [PULL,01/59] target/riscv: introduce riscv_cpu_cfg() - 1 - --- 2023-03-03 Palmer Dabbelt New
[PULL,48/59] target/riscv: Fix the relationship between menvcfg.PBMTE/STCE and Svpbmt/Sstc extensio… [PULL,01/59] target/riscv: introduce riscv_cpu_cfg() - 1 - --- 2023-03-03 Palmer Dabbelt New
[PULL,47/59] hw/riscv: Move the dtb load bits outside of create_fdt() [PULL,01/59] target/riscv: introduce riscv_cpu_cfg() - 1 - --- 2023-03-03 Palmer Dabbelt New
[PULL,46/59] hw/riscv: Skip re-generating DT nodes for a given DTB [PULL,01/59] target/riscv: introduce riscv_cpu_cfg() - 1 - --- 2023-03-03 Palmer Dabbelt New
[PULL,45/59] target/riscv: Add support for Zicond extension [PULL,01/59] target/riscv: introduce riscv_cpu_cfg() - 1 - --- 2023-03-03 Palmer Dabbelt New
[PULL,44/59] RISC-V: XTheadMemPair: Remove register restrictions for store-pair [PULL,01/59] target/riscv: introduce riscv_cpu_cfg() - 1 - --- 2023-03-03 Palmer Dabbelt New
[PULL,43/59] target/riscv: Fix checking of whether instruciton at 'pc_next' spans pages [PULL,01/59] target/riscv: introduce riscv_cpu_cfg() - 1 - --- 2023-03-03 Palmer Dabbelt New
[PULL,42/59] target/riscv: Group all predicate() routines together [PULL,01/59] target/riscv: introduce riscv_cpu_cfg() - 1 - --- 2023-03-03 Palmer Dabbelt New
[PULL,41/59] target/riscv: Drop priv level check in mseccfg predicate() [PULL,01/59] target/riscv: introduce riscv_cpu_cfg() - 1 - --- 2023-03-03 Palmer Dabbelt New
[PULL,40/59] target/riscv: Allow debugger to access sstc CSRs [PULL,01/59] target/riscv: introduce riscv_cpu_cfg() - 1 - --- 2023-03-03 Palmer Dabbelt New
[PULL,39/59] target/riscv: Allow debugger to access {h, s}stateen CSRs [PULL,01/59] target/riscv: introduce riscv_cpu_cfg() - 1 - --- 2023-03-03 Palmer Dabbelt New
[PULL,38/59] target/riscv: Allow debugger to access seed CSR [PULL,01/59] target/riscv: introduce riscv_cpu_cfg() - 2 - --- 2023-03-03 Palmer Dabbelt New
[PULL,37/59] target/riscv: Allow debugger to access user timer and counter CSRs [PULL,01/59] target/riscv: introduce riscv_cpu_cfg() - 2 - --- 2023-03-03 Palmer Dabbelt New
[PULL,36/59] target/riscv: gdbstub: Drop the vector CSRs in riscv-vector.xml [PULL,01/59] target/riscv: introduce riscv_cpu_cfg() - 2 - --- 2023-03-03 Palmer Dabbelt New
[PULL,35/59] target/riscv: gdbstub: Turn on debugger mode before calling CSR predicate() [PULL,01/59] target/riscv: introduce riscv_cpu_cfg() - 2 - --- 2023-03-03 Palmer Dabbelt New
[PULL,34/59] target/riscv: Avoid reporting odd-numbered pmpcfgX in the CSR XML for RV64 [PULL,01/59] target/riscv: introduce riscv_cpu_cfg() - 2 - --- 2023-03-03 Palmer Dabbelt New
[PULL,33/59] target/riscv: Simplify getting RISCVCPU pointer from env [PULL,01/59] target/riscv: introduce riscv_cpu_cfg() - 2 - --- 2023-03-03 Palmer Dabbelt New
[PULL,32/59] target/riscv: Simplify {read, write}_pmpcfg() a little bit [PULL,01/59] target/riscv: introduce riscv_cpu_cfg() - 2 - --- 2023-03-03 Palmer Dabbelt New
[PULL,31/59] target/riscv: Use 'bool' type for read_only [PULL,01/59] target/riscv: introduce riscv_cpu_cfg() - 2 - --- 2023-03-03 Palmer Dabbelt New
[PULL,30/59] target/riscv: Coding style fixes in csr.c [PULL,01/59] target/riscv: introduce riscv_cpu_cfg() - 2 - --- 2023-03-03 Palmer Dabbelt New
[PULL,29/59] target/riscv: gdbstub: Do not generate CSR XML if Zicsr is disabled [PULL,01/59] target/riscv: introduce riscv_cpu_cfg() - 2 - --- 2023-03-03 Palmer Dabbelt New
[PULL,28/59] target/riscv: gdbstub: Minor change for better readability [PULL,01/59] target/riscv: introduce riscv_cpu_cfg() - 2 - --- 2023-03-03 Palmer Dabbelt New
[PULL,27/59] target/riscv: Use g_assert() for the predicate() NULL check [PULL,01/59] target/riscv: introduce riscv_cpu_cfg() - 1 - --- 2023-03-03 Palmer Dabbelt New
[PULL,26/59] target/riscv: Add some comments to clarify the priority policy of riscv_csrrw_check() [PULL,01/59] target/riscv: introduce riscv_cpu_cfg() - 1 - --- 2023-03-03 Palmer Dabbelt New
[PULL,25/59] target/riscv: gdbstub: Check priv spec version before reporting CSR [PULL,01/59] target/riscv: introduce riscv_cpu_cfg() - 2 - --- 2023-03-03 Palmer Dabbelt New
[PULL,24/59] target/riscv: Expose properties for Zv* extensions [PULL,01/59] target/riscv: introduce riscv_cpu_cfg() - 1 - --- 2023-03-03 Palmer Dabbelt New
[PULL,23/59] target/riscv: Simplify check for EEW = 64 in trans_rvv.c.inc [PULL,01/59] target/riscv: introduce riscv_cpu_cfg() - 1 - --- 2023-03-03 Palmer Dabbelt New
[PULL,22/59] target/riscv: Fix check for vector load/store instructions when EEW=64 [PULL,01/59] target/riscv: introduce riscv_cpu_cfg() - 1 - --- 2023-03-03 Palmer Dabbelt New
[PULL,21/59] target/riscv: Add support for Zvfh/zvfhmin extensions [PULL,01/59] target/riscv: introduce riscv_cpu_cfg() - 1 - --- 2023-03-03 Palmer Dabbelt New
[PULL,20/59] target/riscv: Remove redundunt check for zve32f and zve64f [PULL,01/59] target/riscv: introduce riscv_cpu_cfg() - 1 - --- 2023-03-03 Palmer Dabbelt New
[PULL,19/59] target/riscv: Replace check for F/D to Zve32f/Zve64d in trans_rvv.c.inc [PULL,01/59] target/riscv: introduce riscv_cpu_cfg() - 1 - --- 2023-03-03 Palmer Dabbelt New
[PULL,18/59] target/riscv: Simplify check for Zve32f and Zve64f [PULL,01/59] target/riscv: introduce riscv_cpu_cfg() - 1 - --- 2023-03-03 Palmer Dabbelt New
[PULL,17/59] target/riscv: Indent fixes in cpu.c [PULL,01/59] target/riscv: introduce riscv_cpu_cfg() - 1 - --- 2023-03-03 Palmer Dabbelt New
[PULL,16/59] target/riscv: Add property check for Zvfh{min} extensions [PULL,01/59] target/riscv: introduce riscv_cpu_cfg() - 1 - --- 2023-03-03 Palmer Dabbelt New
[PULL,15/59] target/riscv: Fix relationship between V, Zve*, F and D [PULL,01/59] target/riscv: introduce riscv_cpu_cfg() - 1 - --- 2023-03-03 Palmer Dabbelt New
[PULL,14/59] target/riscv: Add cfg properties for Zv* extensions [PULL,01/59] target/riscv: introduce riscv_cpu_cfg() - 1 - --- 2023-03-03 Palmer Dabbelt New
[PULL,13/59] target/riscv: Simplify the check for Zfhmin and Zhinxmin [PULL,01/59] target/riscv: introduce riscv_cpu_cfg() - 1 - --- 2023-03-03 Palmer Dabbelt New
[PULL,12/59] target/riscv: Fix the relationship between Zhinxmin and Zhinx [PULL,01/59] target/riscv: introduce riscv_cpu_cfg() - 1 - --- 2023-03-03 Palmer Dabbelt New
[PULL,11/59] target/riscv: Fix the relationship between Zfhmin and Zfh [PULL,01/59] target/riscv: introduce riscv_cpu_cfg() - 1 - --- 2023-03-03 Palmer Dabbelt New
[PULL,10/59] target/riscv/cpu: remove CPUArchState::features and friends [PULL,01/59] target/riscv: introduce riscv_cpu_cfg() - 4 - --- 2023-03-03 Palmer Dabbelt New
[PULL,09/59] target/riscv: remove RISCV_FEATURE_MMU [PULL,01/59] target/riscv: introduce riscv_cpu_cfg() - 4 - --- 2023-03-03 Palmer Dabbelt New
[PULL,08/59] hw/riscv/virt.c: do not use RISCV_FEATURE_MMU in create_fdt_socket_cpus() [PULL,01/59] target/riscv: introduce riscv_cpu_cfg() - 4 - --- 2023-03-03 Palmer Dabbelt New
[PULL,07/59] target/riscv: remove RISCV_FEATURE_PMP [PULL,01/59] target/riscv: introduce riscv_cpu_cfg() - 4 - --- 2023-03-03 Palmer Dabbelt New
[PULL,06/59] target/riscv: remove RISCV_FEATURE_EPMP [PULL,01/59] target/riscv: introduce riscv_cpu_cfg() - 4 - --- 2023-03-03 Palmer Dabbelt New
[PULL,05/59] target/riscv/cpu.c: error out if EPMP is enabled without PMP [PULL,01/59] target/riscv: introduce riscv_cpu_cfg() - 4 - --- 2023-03-03 Palmer Dabbelt New
[PULL,04/59] target/riscv: remove RISCV_FEATURE_DEBUG [PULL,01/59] target/riscv: introduce riscv_cpu_cfg() - 4 - --- 2023-03-03 Palmer Dabbelt New
[PULL,03/59] target/riscv: allow MISA writes as experimental [PULL,01/59] target/riscv: introduce riscv_cpu_cfg() - 5 - --- 2023-03-03 Palmer Dabbelt New
[PULL,02/59] target/riscv: do not mask unsupported QEMU extensions in write_misa() [PULL,01/59] target/riscv: introduce riscv_cpu_cfg() - 3 - --- 2023-03-03 Palmer Dabbelt New
[PULL,01/59] target/riscv: introduce riscv_cpu_cfg() [PULL,01/59] target/riscv: introduce riscv_cpu_cfg() - 4 - --- 2023-03-03 Palmer Dabbelt New
[PULL,00/59] Fifth RISC-V PR for QEMU 8.0 - - - --- 2023-03-03 Palmer Dabbelt New
[2/2] roms/opensbi: Upgrade from v1.1 to v1.2 Fix the OpenSBI CI job and bump to v1.2 - 1 - --- 2023-02-24 Palmer Dabbelt New
[1/2] gitlab/opensbi: Move to docker:stable Fix the OpenSBI CI job and bump to v1.2 - 2 - --- 2023-02-24 Palmer Dabbelt New
[PULL,8/8] target/riscv: Fix vslide1up.vf and vslide1down.vf [PULL,1/8] hw/riscv: handle 32 bit CPUs kernel_entry in riscv_load_kernel() - 2 - --- 2023-02-24 Palmer Dabbelt New
[PULL,7/8] target/riscv: avoid env_archcpu() in cpu_get_tb_cpu_state() [PULL,1/8] hw/riscv: handle 32 bit CPUs kernel_entry in riscv_load_kernel() - 2 - --- 2023-02-24 Palmer Dabbelt New
[PULL,6/8] target/riscv: Smepmp: Skip applying default rules when address matches [PULL,1/8] hw/riscv: handle 32 bit CPUs kernel_entry in riscv_load_kernel() - 2 - --- 2023-02-24 Palmer Dabbelt New
[PULL,5/8] MAINTAINERS: Add some RISC-V reviewers [PULL,1/8] hw/riscv: handle 32 bit CPUs kernel_entry in riscv_load_kernel() 2 4 - --- 2023-02-24 Palmer Dabbelt New
[PULL,4/8] target/riscv: Remove privileged spec version restriction for RVV [PULL,1/8] hw/riscv: handle 32 bit CPUs kernel_entry in riscv_load_kernel() 1 2 - --- 2023-02-24 Palmer Dabbelt New
[PULL,3/8] hw/riscv/boot.c: make riscv_load_initrd() static [PULL,1/8] hw/riscv: handle 32 bit CPUs kernel_entry in riscv_load_kernel() - 3 - --- 2023-02-24 Palmer Dabbelt New
[PULL,2/8] hw/riscv/boot.c: consolidate all kernel init in riscv_load_kernel() [PULL,1/8] hw/riscv: handle 32 bit CPUs kernel_entry in riscv_load_kernel() - 3 - --- 2023-02-24 Palmer Dabbelt New
[PULL,1/8] hw/riscv: handle 32 bit CPUs kernel_entry in riscv_load_kernel() [PULL,1/8] hw/riscv: handle 32 bit CPUs kernel_entry in riscv_load_kernel() - 2 - --- 2023-02-24 Palmer Dabbelt New
[PULL] Fourth RISC-V PR for QEMU 8.0, Attempt 2 [PULL] Fourth RISC-V PR for QEMU 8.0, Attempt 2 - - - --- 2023-02-24 Palmer Dabbelt New
gitlab-ci.yml: edk2: Move to Ubuntu 22.04 gitlab-ci.yml: edk2: Move to Ubuntu 22.04 - - - --- 2023-02-22 Palmer Dabbelt New
gitlab-ci.yml: opensbi: Move to Ubuntu 22.04 gitlab-ci.yml: opensbi: Move to Ubuntu 22.04 - - - --- 2023-02-22 Palmer Dabbelt New
« 1 2 3 47 8 »