Message ID | 1509767121-26925-16-git-send-email-jcmvbkbc@gmail.com (mailing list archive) |
---|---|
State | New, archived |
Headers | show |
Hi Max, On Sat, Nov 4, 2017 at 12:45 AM, Max Filippov <jcmvbkbc@gmail.com> wrote: > const16 is an opcode that shifts 16 lower bits of an address register > to the 16 upper bits and puts its immediate operand into the lower 16 > bits. It is not controlled by an Xtensa option and doesn't have a fixed > opcode. > > Signed-off-by: Max Filippov <jcmvbkbc@gmail.com> > --- > target/xtensa/translate.c | 14 ++++++++++++++ > 1 file changed, 14 insertions(+) > > diff --git a/target/xtensa/translate.c b/target/xtensa/translate.c > index a84bbf3bedc3..f249e810d92c 100644 > --- a/target/xtensa/translate.c > +++ b/target/xtensa/translate.c > @@ -1526,6 +1526,17 @@ static void translate_clrb_expstate(DisasContext *dc, const uint32_t arg[], > tcg_gen_andi_i32(cpu_UR[EXPSTATE], cpu_UR[EXPSTATE], ~(1u << arg[0])); > } > > +static void translate_const16(DisasContext *dc, const uint32_t arg[], > + const uint32_t par[]) > +{ > + if (gen_window_check1(dc, arg[0])) { > + TCGv_i32 v = tcg_temp_new_i32(); > + > + tcg_gen_shli_i32(v, cpu_R[arg[0]], 16); > + tcg_gen_ori_i32(cpu_R[arg[0]], v, arg[1] & 0xffff); this is missing: tcg_temp_free_i32(v); > + } however I think this can be simplified in 1 instr on target supporting deposit32: tcg_gen_deposit_i32(cpu_R[arg[0]], cpu_R[arg[1]], cpu_R[arg[0]], 16, 16) Regards, Phil. > +} > + > /* par[0]: privileged, par[1]: check memory access */ > static void translate_dcache(DisasContext *dc, const uint32_t arg[], > const uint32_t par[]) > @@ -2742,6 +2753,9 @@ static const XtensaOpcodeOps core_ops[] = { > .name = "clrb_expstate", > .translate = translate_clrb_expstate, > }, { > + .name = "const16", > + .translate = translate_const16, > + }, { > .name = "depbits", > .translate = translate_depbits, > }, { > -- > 2.1.4 > >
Hi Philippe, On Sun, Nov 5, 2017 at 7:23 AM, Philippe Mathieu-Daudé <f4bug@amsat.org> wrote: >> +static void translate_const16(DisasContext *dc, const uint32_t arg[], >> + const uint32_t par[]) >> +{ >> + if (gen_window_check1(dc, arg[0])) { >> + TCGv_i32 v = tcg_temp_new_i32(); >> + >> + tcg_gen_shli_i32(v, cpu_R[arg[0]], 16); >> + tcg_gen_ori_i32(cpu_R[arg[0]], v, arg[1] & 0xffff); > > this is missing: > > tcg_temp_free_i32(v); Indeed, thank you. >> + } > > however I think this can be simplified in 1 instr on target supporting > deposit32: > > tcg_gen_deposit_i32(cpu_R[arg[0]], cpu_R[arg[1]], cpu_R[arg[0]], 16, 16) arg[1] is an immediate argument, not a register index, so probably not.
On Sun, Nov 5, 2017 at 3:43 PM, Max Filippov <jcmvbkbc@gmail.com> wrote: >> however I think this can be simplified in 1 instr on target supporting >> deposit32: >> >> tcg_gen_deposit_i32(cpu_R[arg[0]], cpu_R[arg[1]], cpu_R[arg[0]], 16, 16) > > arg[1] is an immediate argument, not a register index, so probably not. Oh, I've got it, replace cpu_R[arg[1]] with a temporary: TCGv_i32 c = tcg_const_i32(arg[1]); tcg_gen_deposit_i32(cpu_R[arg[0]], c, cpu_R[arg[0]], 16, 16); tcg_temp_free(c);
diff --git a/target/xtensa/translate.c b/target/xtensa/translate.c index a84bbf3bedc3..f249e810d92c 100644 --- a/target/xtensa/translate.c +++ b/target/xtensa/translate.c @@ -1526,6 +1526,17 @@ static void translate_clrb_expstate(DisasContext *dc, const uint32_t arg[], tcg_gen_andi_i32(cpu_UR[EXPSTATE], cpu_UR[EXPSTATE], ~(1u << arg[0])); } +static void translate_const16(DisasContext *dc, const uint32_t arg[], + const uint32_t par[]) +{ + if (gen_window_check1(dc, arg[0])) { + TCGv_i32 v = tcg_temp_new_i32(); + + tcg_gen_shli_i32(v, cpu_R[arg[0]], 16); + tcg_gen_ori_i32(cpu_R[arg[0]], v, arg[1] & 0xffff); + } +} + /* par[0]: privileged, par[1]: check memory access */ static void translate_dcache(DisasContext *dc, const uint32_t arg[], const uint32_t par[]) @@ -2742,6 +2753,9 @@ static const XtensaOpcodeOps core_ops[] = { .name = "clrb_expstate", .translate = translate_clrb_expstate, }, { + .name = "const16", + .translate = translate_const16, + }, { .name = "depbits", .translate = translate_depbits, }, {
const16 is an opcode that shifts 16 lower bits of an address register to the 16 upper bits and puts its immediate operand into the lower 16 bits. It is not controlled by an Xtensa option and doesn't have a fixed opcode. Signed-off-by: Max Filippov <jcmvbkbc@gmail.com> --- target/xtensa/translate.c | 14 ++++++++++++++ 1 file changed, 14 insertions(+)