Message ID | 20211015074627.3957162-28-frank.chang@sifive.com (mailing list archive) |
---|---|
State | New, archived |
Headers | show
Return-Path: <SRS0=d4Ft=PD=nongnu.org=qemu-devel-bounces+qemu-devel=archiver.kernel.org@kernel.org> X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org Received: from mail.kernel.org (mail.kernel.org [198.145.29.99]) by smtp.lore.kernel.org (Postfix) with ESMTP id 3D243C433F5 for <qemu-devel@archiver.kernel.org>; Fri, 15 Oct 2021 08:09:35 +0000 (UTC) Received: from lists.gnu.org (lists.gnu.org [209.51.188.17]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPS id 052E261027 for <qemu-devel@archiver.kernel.org>; Fri, 15 Oct 2021 08:09:35 +0000 (UTC) DMARC-Filter: OpenDMARC Filter v1.4.1 mail.kernel.org 052E261027 Authentication-Results: mail.kernel.org; dmarc=none (p=none dis=none) header.from=sifive.com Authentication-Results: mail.kernel.org; spf=pass smtp.mailfrom=nongnu.org Received: from localhost ([::1]:60630 helo=lists1p.gnu.org) by lists.gnu.org with esmtp (Exim 4.90_1) (envelope-from <qemu-devel-bounces+qemu-devel=archiver.kernel.org@nongnu.org>) id 1mbIHV-0006dN-UZ for qemu-devel@archiver.kernel.org; Fri, 15 Oct 2021 04:09:33 -0400 Received: from eggs.gnu.org ([2001:470:142:3::10]:45978) by lists.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256) (Exim 4.90_1) (envelope-from <frank.chang@sifive.com>) id 1mbHwt-0007fE-LD for qemu-devel@nongnu.org; Fri, 15 Oct 2021 03:48:15 -0400 Received: from mail-pg1-x536.google.com ([2607:f8b0:4864:20::536]:35492) by eggs.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_128_GCM_SHA256:128) (Exim 4.90_1) (envelope-from <frank.chang@sifive.com>) id 1mbHwr-00032R-8U for qemu-devel@nongnu.org; Fri, 15 Oct 2021 03:48:15 -0400 Received: by mail-pg1-x536.google.com with SMTP id e7so7882491pgk.2 for <qemu-devel@nongnu.org>; Fri, 15 Oct 2021 00:48:12 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=sifive.com; s=google; h=from:to:cc:subject:date:message-id:in-reply-to:references :mime-version:content-transfer-encoding; bh=cn/fxJxDqtzMg2Nd2Dj4Np4DlvU0muGWQbxObyTGqag=; b=bT0KF9Q9rUfZ3vmfrfJ+Ceb2CQRRxNJt52LLE/HnxqCap8dDKTE6yWKHx7nhNDWuQa 1EB5ejn/EGcmQ4cvCDm9mkZ/HqZLLGDmaspqQ5vsA+oExI/aQtN41+2oVqtwLvFV4wrZ elNk4lpWG9JBU3KUvneqPI3nRTZdEHQgBE/YePRqVhjI3QNeuEpKEJ3CSVNueqyCgt9N SRcZf2AaTwuT3lqCqVGmZOqtzJdrUoAnQLjuBGwA5vjM0niEdOdCjKBOGgYHCxCRXJf1 p9sE/D5+NlMi+SOK+6VkoEmnHrQgOci+2Z0nJc87PuFs7bu0E3NttZiHaD8s3KKxaaTJ SQPw== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20210112; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references:mime-version:content-transfer-encoding; bh=cn/fxJxDqtzMg2Nd2Dj4Np4DlvU0muGWQbxObyTGqag=; b=mv5kdhtCZ8E7uH/InX22Qa9H6fHXzQdmb/50NgHYvDTV3qcCCv32Uod5/DmsZNR626 FNidN5St0z4mSvVgj3nBrScVJA5qo2AnVW7vXv/Rw8eTbfMvVNNEtCPJqAWfWYtoKb6P FXd584/+LtY1CenGa/pGsAekNgkvLWDCY8jpkC3mksYPO7Ksrl7bhKc+K6i/mKQwLOy9 nhW5dbekAIulD78RzS/cbrmpXTUHzjntQtUPINfztFJ1ITXYDjY1C+GrNdCSWIomGX0W sTX39lqA9SdIXGx+EBC9b/bDLTk/vjUIhniH6L7I86UqOYLxjtDtBFx7ymQyWu26XPMj MZKg== X-Gm-Message-State: AOAM531uEQ+NCw2jBNTsg1raPoiymdDG9NGrQmhPHfMA9Ji7tHCv0ChH 953VZBzMeNSslxn9jrKaBU172lJbbqyBSg== X-Google-Smtp-Source: ABdhPJySt70KkR1Mm7NmGcf7YHGfPUrEI2nZA9+O2VbchXkyvAMPK5fcYBKgqBL26nvs1oGSt3Z8AQ== X-Received: by 2002:a62:17d3:0:b0:44c:6022:9428 with SMTP id 202-20020a6217d3000000b0044c60229428mr10211672pfx.65.1634284091620; Fri, 15 Oct 2021 00:48:11 -0700 (PDT) Received: from localhost.localdomain (123-193-74-252.dynamic.kbronet.com.tw. [123.193.74.252]) by smtp.gmail.com with ESMTPSA id z13sm4271680pfq.130.2021.10.15.00.48.09 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Fri, 15 Oct 2021 00:48:11 -0700 (PDT) From: frank.chang@sifive.com To: qemu-devel@nongnu.org, qemu-riscv@nongnu.org Subject: [PATCH v8 22/78] target/riscv: rvv-1.0: fix address index overflow bug of indexed load/store insns Date: Fri, 15 Oct 2021 15:45:28 +0800 Message-Id: <20211015074627.3957162-28-frank.chang@sifive.com> X-Mailer: git-send-email 2.25.1 In-Reply-To: <20211015074627.3957162-1-frank.chang@sifive.com> References: <20211015074627.3957162-1-frank.chang@sifive.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Received-SPF: pass client-ip=2607:f8b0:4864:20::536; envelope-from=frank.chang@sifive.com; helo=mail-pg1-x536.google.com X-Spam_score_int: -20 X-Spam_score: -2.1 X-Spam_bar: -- X-Spam_report: (-2.1 / 5.0 requ) BAYES_00=-1.9, DKIM_SIGNED=0.1, DKIM_VALID=-0.1, DKIM_VALID_AU=-0.1, DKIM_VALID_EF=-0.1, RCVD_IN_DNSWL_NONE=-0.0001, SPF_HELO_NONE=0.001, SPF_PASS=-0.001 autolearn=ham autolearn_force=no X-Spam_action: no action X-BeenThere: qemu-devel@nongnu.org X-Mailman-Version: 2.1.23 Precedence: list List-Id: <qemu-devel.nongnu.org> List-Unsubscribe: <https://lists.nongnu.org/mailman/options/qemu-devel>, <mailto:qemu-devel-request@nongnu.org?subject=unsubscribe> List-Archive: <https://lists.nongnu.org/archive/html/qemu-devel> List-Post: <mailto:qemu-devel@nongnu.org> List-Help: <mailto:qemu-devel-request@nongnu.org?subject=help> List-Subscribe: <https://lists.nongnu.org/mailman/listinfo/qemu-devel>, <mailto:qemu-devel-request@nongnu.org?subject=subscribe> Cc: Frank Chang <frank.chang@sifive.com>, Alistair Francis <alistair.francis@wdc.com>, Bin Meng <bin.meng@windriver.com>, Richard Henderson <richard.henderson@linaro.org>, Palmer Dabbelt <palmer@dabbelt.com> Errors-To: qemu-devel-bounces+qemu-devel=archiver.kernel.org@nongnu.org Sender: "Qemu-devel" <qemu-devel-bounces+qemu-devel=archiver.kernel.org@nongnu.org> |
Series |
support vector extension v1.0
|
expand
|
diff --git a/target/riscv/vector_helper.c b/target/riscv/vector_helper.c index df45c1620c1..3da4f3b1e62 100644 --- a/target/riscv/vector_helper.c +++ b/target/riscv/vector_helper.c @@ -374,10 +374,10 @@ static target_ulong NAME(target_ulong base, \ return (base + *((ETYPE *)vs2 + H(idx))); \ } -GEN_VEXT_GET_INDEX_ADDR(idx_b, int8_t, H1) -GEN_VEXT_GET_INDEX_ADDR(idx_h, int16_t, H2) -GEN_VEXT_GET_INDEX_ADDR(idx_w, int32_t, H4) -GEN_VEXT_GET_INDEX_ADDR(idx_d, int64_t, H8) +GEN_VEXT_GET_INDEX_ADDR(idx_b, uint8_t, H1) +GEN_VEXT_GET_INDEX_ADDR(idx_h, uint16_t, H2) +GEN_VEXT_GET_INDEX_ADDR(idx_w, uint32_t, H4) +GEN_VEXT_GET_INDEX_ADDR(idx_d, uint64_t, H8) static inline void vext_ldst_index(void *vd, void *v0, target_ulong base,