From patchwork Wed Jan 17 17:27:41 2018 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 8bit X-Patchwork-Submitter: Alistair Francis X-Patchwork-Id: 10170269 Return-Path: Received: from mail.wl.linuxfoundation.org (pdx-wl-mail.web.codeaurora.org [172.30.200.125]) by pdx-korg-patchwork.web.codeaurora.org (Postfix) with ESMTP id 62BD3603B5 for ; Wed, 17 Jan 2018 17:36:41 +0000 (UTC) Received: from mail.wl.linuxfoundation.org (localhost [127.0.0.1]) by mail.wl.linuxfoundation.org (Postfix) with ESMTP id 4929F251F4 for ; Wed, 17 Jan 2018 17:36:41 +0000 (UTC) Received: by mail.wl.linuxfoundation.org (Postfix, from userid 486) id 3B26228583; Wed, 17 Jan 2018 17:36:41 +0000 (UTC) X-Spam-Checker-Version: SpamAssassin 3.3.1 (2010-03-16) on pdx-wl-mail.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-6.8 required=2.0 tests=BAD_ENC_HEADER,BAYES_00, DKIM_SIGNED, RCVD_IN_DNSWL_HI, T_DKIM_INVALID autolearn=ham version=3.3.1 Received: from lists.gnu.org (lists.gnu.org [208.118.235.17]) (using TLSv1 with cipher AES256-SHA (256/256 bits)) (No client certificate requested) by mail.wl.linuxfoundation.org (Postfix) with ESMTPS id 41AC4251F4 for ; Wed, 17 Jan 2018 17:36:40 +0000 (UTC) Received: from localhost ([::1]:50140 helo=lists.gnu.org) by lists.gnu.org with esmtp (Exim 4.71) (envelope-from ) id 1ebrdf-0004Uv-2y for patchwork-qemu-devel@patchwork.kernel.org; Wed, 17 Jan 2018 12:36:39 -0500 Received: from eggs.gnu.org ([2001:4830:134:3::10]:42512) by lists.gnu.org with esmtp (Exim 4.71) (envelope-from ) id 1ebrZb-00012m-Gw for qemu-devel@nongnu.org; Wed, 17 Jan 2018 12:32:29 -0500 Received: from Debian-exim by eggs.gnu.org with spam-scanned (Exim 4.71) (envelope-from ) id 1ebrZW-0000Uz-Mw for qemu-devel@nongnu.org; Wed, 17 Jan 2018 12:32:27 -0500 Received: from mail-bn3nam01on0079.outbound.protection.outlook.com ([104.47.33.79]:31901 helo=NAM01-BN3-obe.outbound.protection.outlook.com) by eggs.gnu.org with esmtps (TLS1.0:RSA_AES_256_CBC_SHA1:32) (Exim 4.71) (envelope-from ) id 1ebrZW-0000Ui-Fj for qemu-devel@nongnu.org; Wed, 17 Jan 2018 12:32:22 -0500 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=xilinx.onmicrosoft.com; s=selector1-xilinx-com; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version; bh=0HA1HY17yO2OsAhCggWoJIg3BbHGHljFjPfRcmJSlME=; b=ouySAh4fKR0bEIG6T1GOeoaqHYf1Vh0YWMTZ5g+2xOaMPMnGK8xWKJNETBb9IQTX3ylbQZgAF2zMvBk9aQedurILI7wvAFt/jm0dUprDfb5K6oUcMsO+qqp4VaaYaWNvhXkEtE9ymtYUUKeVoGQkof4gX9uS16IXXC7J/LXXDM4= Received: from SN4PR0201CA0030.namprd02.prod.outlook.com (10.162.76.16) by SN1PR02MB1343.namprd02.prod.outlook.com (10.162.0.149) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_CBC_SHA384_P256) id 15.20.407.7; Wed, 17 Jan 2018 17:32:17 +0000 Received: from CY1NAM02FT008.eop-nam02.prod.protection.outlook.com (2a01:111:f400:7e45::206) by SN4PR0201CA0030.outlook.office365.com (2603:10b6:803:2e::16) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_CBC_SHA384) id 15.20.407.7 via Frontend Transport; Wed, 17 Jan 2018 17:32:17 +0000 Authentication-Results: spf=pass (sender IP is 149.199.60.100) smtp.mailfrom=xilinx.com; nongnu.org; dkim=none (message not signed) header.d=none;nongnu.org; dmarc=bestguesspass action=none header.from=xilinx.com; Received-SPF: Pass (protection.outlook.com: domain of xilinx.com designates 149.199.60.100 as permitted sender) receiver=protection.outlook.com; client-ip=149.199.60.100; helo=xsj-pvapsmtpgw02; Received: from xsj-pvapsmtpgw02 (149.199.60.100) by CY1NAM02FT008.mail.protection.outlook.com (10.152.75.59) with Microsoft SMTP Server (version=TLS1_0, cipher=TLS_RSA_WITH_AES_256_CBC_SHA) id 15.20.428.12 via Frontend Transport; Wed, 17 Jan 2018 17:32:17 +0000 Received: from unknown-38-66.xilinx.com ([149.199.38.66]:37444 helo=xsj-pvapsmtp01) by xsj-pvapsmtpgw02 with esmtp (Exim 4.63) (envelope-from ) id 1ebrZQ-0004lL-9p; Wed, 17 Jan 2018 09:32:16 -0800 Received: from [127.0.0.1] (helo=localhost) by xsj-pvapsmtp01 with smtp (Exim 4.63) (envelope-from ) id 1ebrZQ-0004iB-GJ; Wed, 17 Jan 2018 09:32:16 -0800 Received: from [172.19.2.220] (helo=xsjalistai50.xilinx.com) by xsj-pvapsmtp01 with esmtp (Exim 4.63) (envelope-from ) id 1ebrZD-0004f0-Un; Wed, 17 Jan 2018 09:32:04 -0800 From: Alistair Francis To: , Date: Wed, 17 Jan 2018 09:27:41 -0800 Message-ID: <53d5fb53572c8544912741e5866ab4051a460470.1516209965.git.alistair.francis@xilinx.com> X-Mailer: git-send-email 2.14.1 In-Reply-To: References: X-TM-AS-Product-Ver: IMSS-7.1.0.1224-8.2.0.1013-23600.005 X-TM-AS-User-Approved-Sender: Yes;Yes X-EOPAttributedMessage: 0 X-MS-Office365-Filtering-HT: Tenant X-Forefront-Antispam-Report: CIP:149.199.60.100; IPV:NLI; CTRY:US; EFV:NLI; SFV:NSPM; SFS:(10009020)(346002)(376002)(39380400002)(39860400002)(396003)(2980300002)(438002)(199004)(189003)(50466002)(106002)(7696005)(5660300001)(48376002)(77096006)(8746002)(110136005)(106466001)(26005)(51416003)(6666003)(9786002)(54906003)(47776003)(50226002)(2950100002)(8936002)(36756003)(356003)(36386004)(316002)(118296001)(5890100001)(478600001)(8676002)(4326008)(230783001)(39060400002)(76176011)(59450400001)(2906002)(81166006)(63266004)(81156014)(305945005)(107986001)(5001870100001); DIR:OUT; SFP:1101; SCL:1; SRVR:SN1PR02MB1343; H:xsj-pvapsmtpgw02; FPR:; SPF:Pass; PTR:unknown-60-100.xilinx.com,xapps1.xilinx.com; A:1; MX:1; LANG:en; X-Microsoft-Exchange-Diagnostics: 1; CY1NAM02FT008; 1:6g+DuXBp2TjE+NIsq9yQ6wKHTiVFQx3ymIJexVEb20niJKFtWGvVGeTlRjjLCFxaYVNOLCQK9NJ8fCvCTsROzKGmbV8Ivke8mcOz0o6HJ6nI1CafOBYMVSbnrDsiFE1z MIME-Version: 1.0 X-MS-PublicTrafficType: Email X-MS-Office365-Filtering-Correlation-Id: 7cb110ae-a8c3-47c2-a55f-08d55dd04178 X-Microsoft-Antispam: UriScan:; BCL:0; PCL:0; RULEID:(7020095)(4652020)(5600026)(4604075)(4608076)(2017052603307)(7153060); SRVR:SN1PR02MB1343; X-Microsoft-Exchange-Diagnostics: 1; SN1PR02MB1343; 3:6lrLudqSNY8ul6YIRJYCHIqR+Sqcx2pfYKN7alxW/I1ZX7ehkMCtMf179E7jhcnYAIRm+IeMiuaGD0qL06EsC/BTy/So5XaBSCQsoVQ9aFUOv1LhtSS50v1L5e1rcV5DDoZljuOLZZYqr752+s/v2xfKTvrm3w8eiKU0affyOMzNvn+mM7UUJQShqX2b5bmflBbxp+4R+M8DVhO2/kVd/crcCuSxzuO1Sm8dZbSuup8uVsBMmXUvSrOgaPX5qsGWHqlCr4ZSxvVRjuZZM8O68NSZ4CyFVgDHaOSu+o755myKk9baNr+ux44NcCJ9ckXDcEh8WenDUrl1rIdqmDqpTix3UPOiV0B24MbZr76gnC4=; 25:vch4MZBmHVMZeWqqX5Y3heC7UyoiVsac84LVynZ1GvluBslYVfhaFmtgyCw03v/3m4enSqDQK1p/rpahi8LR1DMnEyHshAp+YAbjnTmiyRoVIgD6dIT5fCNZ8qFth9yz7cksby+JnX9arpVSxT46jDHQD0v227MPogmeacwIjSFnRCSX3UnHiIm+X2WHMv3tY4VneubzK8G4G3Y3mubHn457N8TsTcHlfGeSolCWHAG+yVoWcHxVCd1wpOJgjI6kiagb3sv1VdRxpgmolx9pH+BpBKcy3pRbb0KO+7NSAVisSy/J5y7M6EpibhDuS0VSJnsJZDQQXNDF4bz+HZTO+w== X-MS-TrafficTypeDiagnostic: SN1PR02MB1343: X-Microsoft-Exchange-Diagnostics: 1; SN1PR02MB1343; 31:rgzfnB94g9kEHz/EnX1eWnwh37MpsDdK2xVsPrUwQjB7yXlQxLL8UvXxdaKpREs1/EwThH3JoZhTllLlCskmvAbCMlApdwDEmZmzT6VGPhGfZsOukRB8YHb20l6KCkQ09LONbZzgI5lOI0V1Gi+fJELzQpjzLu53V/vJJROGIjIPdlxjRSe0/Gsv4MzCf3gLD2Bp7C5EdQUETtj8gV7wAUpC0e/KF+gwFEF/YmeCQKc=; 20:7u4QD55LU3g484IKuciHf1ge9sZJdvrEshMGgH63K1eA1pswXSo6Bdmy1+3O7fv5nHaeFNa+DFUnCygSnqhtDRl8SpbO6fOzh4qv3eRaohGU+I+7dVXCWL3P7ND+XIP+gXc+s/ldSFpa+mHax+GRe+ysMbQajpp8zy0e7+2ivCvUfIQpG/uB/pmg2orYRqUS8k4ly488pRRIQXoBkiVhf/6R15ddUgEqUT+K5EXYBQObdpPi+75GtM9dfcK49BPHwqVK1qkEbbn2H9iSw0PRzwXp1fvYzBHlcOGNOOy4uKZYn9PsA9rZa50Aph7gP/60dTHrUn5wf8fGhe5YPPsoeSL92p90rg0l0o+D8jIcDDZxcYHKQxR4Ctq1rSReSlH3MzjUNoyetcKfVT1MYvuVBVxvrTWt4uZssUr3IYNFN3N2nMx/wtN575CDWlmOatvDG8LH+7VaxZELVF78Y9ag2/54kxinxdy8OqtksqfAZqlFjzfY/rPuWVmXX7j435hp X-Auto-Response-Suppress: DR, RN, NRN, OOF, AutoReply X-Microsoft-Antispam-PRVS: X-Exchange-Antispam-Report-Test: UriScan:(192813158149592); X-Exchange-Antispam-Report-CFA-Test: BCL:0; PCL:0; RULEID:(6040470)(2401047)(8121501046)(5005006)(3002001)(10201501046)(93006095)(93004095)(3231023)(944501161)(6055026)(6041268)(20161123558120)(20161123560045)(20161123562045)(201703131423095)(201702281528075)(20161123555045)(201703061421075)(201703061406153)(20161123564045)(6072148)(201708071742011); SRVR:SN1PR02MB1343; BCL:0; PCL:0; RULEID:(100000803101)(100110400095); SRVR:SN1PR02MB1343; X-Microsoft-Exchange-Diagnostics: 1; SN1PR02MB1343; 4:mQ1vaY3fq+D9JlcPGB8udV43lqNzIrZTM/Ii4xGrXCXcFzle9n0nRC9DJS+3q4Pd4Wz8mRd/UlyjL4mSHKaITKM7WV296Z7rs80zWwRSogiuFRC+A5Af1Vs2A6NCqVgyNTaemz5ny5SzicIQmfq1UhmvaHt/acjHSMsWVN7mQxKeFjWRV2EfR43Ban9JAjzcb1e0U/8CGav/C/cOnzhyS3PcaGx47JK/PBLq0H3rA+jvPlO3PLcPU10dZP2r1uH6X+2AKPWHQ9f/KR7fuDyG01NaNzjArjmFkhiMQIpweP1iXb102BG2DWf3O5BjnTw6 X-Forefront-PRVS: 0555EC8317 X-Microsoft-Exchange-Diagnostics: =?us-ascii?Q?1; SN1PR02MB1343; 23:FbYcMXWjjHV9SErwmENDMhIx79T5gPTB+otY6WFqk?= =?us-ascii?Q?GOJwu3YFCZcqHs0Y8DQuXyOR2cjoUlLK+o1hOAJ4eDPN5P2jjpmbxw8bQDv/?= =?us-ascii?Q?A+4a0kn4R4PuNC6IMZyyeUjKwcTyMwgYUKC1K8IZduMyWHjnylXNxXZvzw95?= =?us-ascii?Q?V6rxtdNXpbE4LimUgbH0CD0rznJG6dFTePx3AoqTQWSOC7uHVo4MGxbOZ5pp?= =?us-ascii?Q?pV/wgPYvsWVlDV6VIGM0W5+syN8aSMmEvbfbA1vkBpP0D9lChPduD3tBtI9y?= =?us-ascii?Q?GxPgIr8EeYRvLEJ/Jje8vv4kLI7vkN+PknmH4JNMuI3WPZZruLRGf67iFM7n?= =?us-ascii?Q?OXTfWdUFpQ2Gul+2et249+N5xB10Zdg92hDvVFz8JMTe60d/lkdBL59ci6dq?= =?us-ascii?Q?BPWXRxvZiDEwRXuDNGnGWlkoDvb8FhRVpqV3FPGUZ+72Zs/9FHRnR3wJDtXU?= =?us-ascii?Q?/7P0YrQfJjHF4LsjMQnnS5Bckk4DFveiGVWr9nWkjpllGWDia65a2feB3RR3?= =?us-ascii?Q?3KI4RUWwj0Q7g0mX8Ytj7th7Ra0UyN13H1lb29SIR/Ed2qqNqIPrw68Dnnuf?= =?us-ascii?Q?+II1EuQ/OddT2rFPMBPLqTuVa/jMFOL6ix9u6PZggG0iAp8t+JD2BHAqAn7y?= =?us-ascii?Q?sWF90XSK6MUbvEkQoYGoEw9cIPqU+c59fqOY5aW6VSE+AZb2/IAMkY8Q8CMh?= =?us-ascii?Q?mjHTktLSv+FN0RlG8yLGq+kTK/Mv4NyxixN1Ae2T+t53vBtoBxrRykcGhT5l?= =?us-ascii?Q?OyvJXg4GsjoOnBjKFOG11lbyItGzhKDISUlB8W9H03ohZsBpTz2mzcp12YiM?= =?us-ascii?Q?2hmgI6qtX1Oe/7JZdFROsMHq2C80O/wpEZkdsT4stp7ONHAgWAYz989L7Lw9?= =?us-ascii?Q?1QUP+ZOWtkss91dPPwaDFfT66h+cIJps2dgWcwd2qHMqgCvQ8Rr15dtjf91N?= =?us-ascii?Q?Y0gz8BYNqN2NEkUpF2cbjSZd7qEpG+ufRQ0sw5ZIkHi53ujkTmaWO8GPLsWQ?= =?us-ascii?Q?x4dWmz0bWQeuHeFcYXWjzYaWLBjDBm5i2/9q5H/1u84eZQM1adS4y+zN/PGC?= =?us-ascii?Q?COT4IzNyE2nyKfvWL+k8kCkz60j5PiaAvYhAi/HcGSW4epKZZeS97b5ZdWFa?= =?us-ascii?Q?sGlslRqry4=3D?= X-Microsoft-Exchange-Diagnostics: 1; SN1PR02MB1343; 6:Oz3Cspr86lZlthqb5+jD8vFtk2K6luTyp4v/VOIFZj1rVnK160CNCG2ciNh6TvA7IDsQUOBr2QBSnJnK6SgxnYALYIuoJcj4RN4vGNuBF8H/KKJLsK+T+XCcnlN0q+YJczsnhQYGN8uDbCAeM2sQ2LbOuCDrVUwS5BU7weqdynAm79qnupfZXXSXt3uX21pXbfLnoQHXBzkqRyR8P2OThKiXHmaeqj1Q2K2a8cwiJ7IcqI97hPgnRr0acJrC8rziEfYPrYAj/Qiv+7RZuZKRDAWxEWXyzFPiphntjLqVJdYVCDyn5BjBdr0/NGuKXP7vdUIQY9TfiCEEl0iVdJ7AiIiP9VwIjk62EU0HvwqHKEo=; 5:nBpPJagm71MfmAi7CnbbA6zcXrnnhU42Eh3DsE3bJXaf9RNwnxKViqcAM7SGaYu5y5RYAWIj9STb9hXZ5rAHnsEct08l0immRTMUJ+3/u6S/tG1B4o6c3npIu94N9/X0B/6BF0mUmqX6AjcCQgcuKQ/hoQmT+bWpdXIqfaWFV5M=; 24:mtK0R1chSXav4geA3+Yh72XAixV/ZKyUPBwpbTbtPuR+S9wVRvxj+TrEMZF/HhDS3iiVDgOQzk/dOTNEp+cuS4JWvZDKwFg/mHoKB0ed9x0=; 7:k5kzipVmVQ1LcXDDta3FHhjAFLv3TNlVmlGzMmhRbXPNiqirmUUUUuZ50NQ4+tzRQa5KUH+NS4ukuWVN3lGPUocDjwCwAQsKE6xUrDBOKOAWzOBDXKFRhiU6gDyTAJ1SzCj40GTak6mn/7OWeMxlgAlQW2kqjBK03nP/vHKqL+5AlM3AR7sj1Uo8HfHMyIjxHd3raB1HFBCqjIJ7Q1XF6WV9NOQGy/eAoV4TuAv6GztxJIiQVWW78CeUg/Q57JER SpamDiagnosticOutput: 1:99 SpamDiagnosticMetadata: NSPM X-OriginatorOrg: xilinx.com X-MS-Exchange-CrossTenant-OriginalArrivalTime: 17 Jan 2018 17:32:17.0643 (UTC) X-MS-Exchange-CrossTenant-Network-Message-Id: 7cb110ae-a8c3-47c2-a55f-08d55dd04178 X-MS-Exchange-CrossTenant-Id: 657af505-d5df-48d0-8300-c31994686c5c X-MS-Exchange-CrossTenant-OriginalAttributedTenantConnectingIp: TenantId=657af505-d5df-48d0-8300-c31994686c5c; Ip=[149.199.60.100]; Helo=[xsj-pvapsmtpgw02] X-MS-Exchange-CrossTenant-FromEntityHeader: HybridOnPrem X-MS-Exchange-Transport-CrossTenantHeadersStamped: SN1PR02MB1343 X-detected-operating-system: by eggs.gnu.org: Windows 7 or 8 [fuzzy] X-Received-From: 104.47.33.79 Subject: [Qemu-devel] [PATCH v3 1/3] xlnx-zynqmp-rtc: Initial commit X-BeenThere: qemu-devel@nongnu.org X-Mailman-Version: 2.1.21 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Cc: edgar.iglesias@xilinx.com, alistair23@gmail.com, edgar.iglesias@gmail.com, f4bug@amsat.org, alistair.francis@xilinx.com Errors-To: qemu-devel-bounces+patchwork-qemu-devel=patchwork.kernel.org@nongnu.org Sender: "Qemu-devel" X-Virus-Scanned: ClamAV using ClamSMTP Initial commit of the ZynqMP RTC device. Signed-off-by: Alistair Francis Reviewed-by: Philippe Mathieu-Daudé --- V2: - Delete unused realise function - Remove DB_PRINT() hw/timer/Makefile.objs | 1 + hw/timer/xlnx-zynqmp-rtc.c | 218 +++++++++++++++++++++++++++++++++++++ include/hw/timer/xlnx-zynqmp-rtc.h | 84 ++++++++++++++ 3 files changed, 303 insertions(+) create mode 100644 hw/timer/xlnx-zynqmp-rtc.c create mode 100644 include/hw/timer/xlnx-zynqmp-rtc.h -- 2.14.1 This email and any attachments are intended for the sole use of the named recipient(s) and contain(s) confidential information that may be proprietary, privileged or copyrighted under applicable law. If you are not the intended recipient, do not read, copy, or forward this email message or any attachments. Delete this email message and any attachments immediately. diff --git a/hw/timer/Makefile.objs b/hw/timer/Makefile.objs index 8c19eac3b6..8b27a4b7ef 100644 --- a/hw/timer/Makefile.objs +++ b/hw/timer/Makefile.objs @@ -21,6 +21,7 @@ common-obj-$(CONFIG_IMX) += imx_epit.o common-obj-$(CONFIG_IMX) += imx_gpt.o common-obj-$(CONFIG_LM32) += lm32_timer.o common-obj-$(CONFIG_MILKYMIST) += milkymist-sysctl.o +common-obj-$(CONFIG_XLNX_ZYNQMP) += xlnx-zynqmp-rtc.o obj-$(CONFIG_ALTERA_TIMER) += altera_timer.o obj-$(CONFIG_EXYNOS4) += exynos4210_mct.o diff --git a/hw/timer/xlnx-zynqmp-rtc.c b/hw/timer/xlnx-zynqmp-rtc.c new file mode 100644 index 0000000000..ead40fc42d --- /dev/null +++ b/hw/timer/xlnx-zynqmp-rtc.c @@ -0,0 +1,218 @@ +/* + * QEMU model of the Xilinx ZynqMP Real Time Clock (RTC). + * + * Copyright (c) 2017 Xilinx Inc. + * + * Written-by: Alistair Francis + * + * Permission is hereby granted, free of charge, to any person obtaining a copy + * of this software and associated documentation files (the "Software"), to deal + * in the Software without restriction, including without limitation the rights + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell + * copies of the Software, and to permit persons to whom the Software is + * furnished to do so, subject to the following conditions: + * + * The above copyright notice and this permission notice shall be included in + * all copies or substantial portions of the Software. + * + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN + * THE SOFTWARE. + */ + +#include "qemu/osdep.h" +#include "hw/sysbus.h" +#include "hw/register.h" +#include "qemu/bitops.h" +#include "qemu/log.h" +#include "hw/timer/xlnx-zynqmp-rtc.h" + +#ifndef XLNX_ZYNQMP_RTC_ERR_DEBUG +#define XLNX_ZYNQMP_RTC_ERR_DEBUG 0 +#endif + +static void rtc_int_update_irq(XlnxZynqMPRTC *s) +{ + bool pending = s->regs[R_RTC_INT_STATUS] & ~s->regs[R_RTC_INT_MASK]; + qemu_set_irq(s->irq_rtc_int, pending); +} + +static void addr_error_int_update_irq(XlnxZynqMPRTC *s) +{ + bool pending = s->regs[R_ADDR_ERROR] & ~s->regs[R_ADDR_ERROR_INT_MASK]; + qemu_set_irq(s->irq_addr_error_int, pending); +} + +static void rtc_int_status_postw(RegisterInfo *reg, uint64_t val64) +{ + XlnxZynqMPRTC *s = XLNX_ZYNQMP_RTC(reg->opaque); + rtc_int_update_irq(s); +} + +static uint64_t rtc_int_en_prew(RegisterInfo *reg, uint64_t val64) +{ + XlnxZynqMPRTC *s = XLNX_ZYNQMP_RTC(reg->opaque); + uint32_t val = val64; + + s->regs[R_RTC_INT_MASK] &= ~val; + rtc_int_update_irq(s); + return 0; +} + +static uint64_t rtc_int_dis_prew(RegisterInfo *reg, uint64_t val64) +{ + XlnxZynqMPRTC *s = XLNX_ZYNQMP_RTC(reg->opaque); + uint32_t val = val64; + + s->regs[R_RTC_INT_MASK] |= val; + rtc_int_update_irq(s); + return 0; +} + +static void addr_error_postw(RegisterInfo *reg, uint64_t val64) +{ + XlnxZynqMPRTC *s = XLNX_ZYNQMP_RTC(reg->opaque); + addr_error_int_update_irq(s); +} + +static uint64_t addr_error_int_en_prew(RegisterInfo *reg, uint64_t val64) +{ + XlnxZynqMPRTC *s = XLNX_ZYNQMP_RTC(reg->opaque); + uint32_t val = val64; + + s->regs[R_ADDR_ERROR_INT_MASK] &= ~val; + addr_error_int_update_irq(s); + return 0; +} + +static uint64_t addr_error_int_dis_prew(RegisterInfo *reg, uint64_t val64) +{ + XlnxZynqMPRTC *s = XLNX_ZYNQMP_RTC(reg->opaque); + uint32_t val = val64; + + s->regs[R_ADDR_ERROR_INT_MASK] |= val; + addr_error_int_update_irq(s); + return 0; +} + +static const RegisterAccessInfo rtc_regs_info[] = { + { .name = "SET_TIME_WRITE", .addr = A_SET_TIME_WRITE, + },{ .name = "SET_TIME_READ", .addr = A_SET_TIME_READ, + .ro = 0xffffffff, + },{ .name = "CALIB_WRITE", .addr = A_CALIB_WRITE, + },{ .name = "CALIB_READ", .addr = A_CALIB_READ, + .ro = 0x1fffff, + },{ .name = "CURRENT_TIME", .addr = A_CURRENT_TIME, + .ro = 0xffffffff, + },{ .name = "CURRENT_TICK", .addr = A_CURRENT_TICK, + .ro = 0xffff, + },{ .name = "ALARM", .addr = A_ALARM, + },{ .name = "RTC_INT_STATUS", .addr = A_RTC_INT_STATUS, + .w1c = 0x3, + .post_write = rtc_int_status_postw, + },{ .name = "RTC_INT_MASK", .addr = A_RTC_INT_MASK, + .reset = 0x3, + .ro = 0x3, + },{ .name = "RTC_INT_EN", .addr = A_RTC_INT_EN, + .pre_write = rtc_int_en_prew, + },{ .name = "RTC_INT_DIS", .addr = A_RTC_INT_DIS, + .pre_write = rtc_int_dis_prew, + },{ .name = "ADDR_ERROR", .addr = A_ADDR_ERROR, + .w1c = 0x1, + .post_write = addr_error_postw, + },{ .name = "ADDR_ERROR_INT_MASK", .addr = A_ADDR_ERROR_INT_MASK, + .reset = 0x1, + .ro = 0x1, + },{ .name = "ADDR_ERROR_INT_EN", .addr = A_ADDR_ERROR_INT_EN, + .pre_write = addr_error_int_en_prew, + },{ .name = "ADDR_ERROR_INT_DIS", .addr = A_ADDR_ERROR_INT_DIS, + .pre_write = addr_error_int_dis_prew, + },{ .name = "CONTROL", .addr = A_CONTROL, + .reset = 0x1000000, + .rsvd = 0x70fffffe, + },{ .name = "SAFETY_CHK", .addr = A_SAFETY_CHK, + } +}; + +static void rtc_reset(DeviceState *dev) +{ + XlnxZynqMPRTC *s = XLNX_ZYNQMP_RTC(dev); + unsigned int i; + + for (i = 0; i < ARRAY_SIZE(s->regs_info); ++i) { + register_reset(&s->regs_info[i]); + } + + rtc_int_update_irq(s); + addr_error_int_update_irq(s); +} + +static const MemoryRegionOps rtc_ops = { + .read = register_read_memory, + .write = register_write_memory, + .endianness = DEVICE_LITTLE_ENDIAN, + .valid = { + .min_access_size = 4, + .max_access_size = 4, + }, +}; + +static void rtc_init(Object *obj) +{ + XlnxZynqMPRTC *s = XLNX_ZYNQMP_RTC(obj); + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); + RegisterInfoArray *reg_array; + + memory_region_init(&s->iomem, obj, TYPE_XLNX_ZYNQMP_RTC, + XLNX_ZYNQMP_RTC_R_MAX * 4); + reg_array = + register_init_block32(DEVICE(obj), rtc_regs_info, + ARRAY_SIZE(rtc_regs_info), + s->regs_info, s->regs, + &rtc_ops, + XLNX_ZYNQMP_RTC_ERR_DEBUG, + XLNX_ZYNQMP_RTC_R_MAX * 4); + memory_region_add_subregion(&s->iomem, + 0x0, + ®_array->mem); + sysbus_init_mmio(sbd, &s->iomem); + sysbus_init_irq(sbd, &s->irq_rtc_int); + sysbus_init_irq(sbd, &s->irq_addr_error_int); +} + +static const VMStateDescription vmstate_rtc = { + .name = TYPE_XLNX_ZYNQMP_RTC, + .version_id = 1, + .minimum_version_id = 1, + .fields = (VMStateField[]) { + VMSTATE_UINT32_ARRAY(regs, XlnxZynqMPRTC, XLNX_ZYNQMP_RTC_R_MAX), + VMSTATE_END_OF_LIST(), + } +}; + +static void rtc_class_init(ObjectClass *klass, void *data) +{ + DeviceClass *dc = DEVICE_CLASS(klass); + + dc->reset = rtc_reset; + dc->vmsd = &vmstate_rtc; +} + +static const TypeInfo rtc_info = { + .name = TYPE_XLNX_ZYNQMP_RTC, + .parent = TYPE_SYS_BUS_DEVICE, + .instance_size = sizeof(XlnxZynqMPRTC), + .class_init = rtc_class_init, + .instance_init = rtc_init, +}; + +static void rtc_register_types(void) +{ + type_register_static(&rtc_info); +} + +type_init(rtc_register_types) diff --git a/include/hw/timer/xlnx-zynqmp-rtc.h b/include/hw/timer/xlnx-zynqmp-rtc.h new file mode 100644 index 0000000000..87649836cc --- /dev/null +++ b/include/hw/timer/xlnx-zynqmp-rtc.h @@ -0,0 +1,84 @@ +/* + * QEMU model of the Xilinx ZynqMP Real Time Clock (RTC). + * + * Copyright (c) 2017 Xilinx Inc. + * + * Written-by: Alistair Francis + * + * Permission is hereby granted, free of charge, to any person obtaining a copy + * of this software and associated documentation files (the "Software"), to deal + * in the Software without restriction, including without limitation the rights + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell + * copies of the Software, and to permit persons to whom the Software is + * furnished to do so, subject to the following conditions: + * + * The above copyright notice and this permission notice shall be included in + * all copies or substantial portions of the Software. + * + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN + * THE SOFTWARE. + */ + +#include "hw/register.h" + +#define TYPE_XLNX_ZYNQMP_RTC "xlnx-zynmp.rtc" + +#define XLNX_ZYNQMP_RTC(obj) \ + OBJECT_CHECK(XlnxZynqMPRTC, (obj), TYPE_XLNX_ZYNQMP_RTC) + +REG32(SET_TIME_WRITE, 0x0) +REG32(SET_TIME_READ, 0x4) +REG32(CALIB_WRITE, 0x8) + FIELD(CALIB_WRITE, FRACTION_EN, 20, 1) + FIELD(CALIB_WRITE, FRACTION_DATA, 16, 4) + FIELD(CALIB_WRITE, MAX_TICK, 0, 16) +REG32(CALIB_READ, 0xc) + FIELD(CALIB_READ, FRACTION_EN, 20, 1) + FIELD(CALIB_READ, FRACTION_DATA, 16, 4) + FIELD(CALIB_READ, MAX_TICK, 0, 16) +REG32(CURRENT_TIME, 0x10) +REG32(CURRENT_TICK, 0x14) + FIELD(CURRENT_TICK, VALUE, 0, 16) +REG32(ALARM, 0x18) +REG32(RTC_INT_STATUS, 0x20) + FIELD(RTC_INT_STATUS, ALARM, 1, 1) + FIELD(RTC_INT_STATUS, SECONDS, 0, 1) +REG32(RTC_INT_MASK, 0x24) + FIELD(RTC_INT_MASK, ALARM, 1, 1) + FIELD(RTC_INT_MASK, SECONDS, 0, 1) +REG32(RTC_INT_EN, 0x28) + FIELD(RTC_INT_EN, ALARM, 1, 1) + FIELD(RTC_INT_EN, SECONDS, 0, 1) +REG32(RTC_INT_DIS, 0x2c) + FIELD(RTC_INT_DIS, ALARM, 1, 1) + FIELD(RTC_INT_DIS, SECONDS, 0, 1) +REG32(ADDR_ERROR, 0x30) + FIELD(ADDR_ERROR, STATUS, 0, 1) +REG32(ADDR_ERROR_INT_MASK, 0x34) + FIELD(ADDR_ERROR_INT_MASK, MASK, 0, 1) +REG32(ADDR_ERROR_INT_EN, 0x38) + FIELD(ADDR_ERROR_INT_EN, MASK, 0, 1) +REG32(ADDR_ERROR_INT_DIS, 0x3c) + FIELD(ADDR_ERROR_INT_DIS, MASK, 0, 1) +REG32(CONTROL, 0x40) + FIELD(CONTROL, BATTERY_DISABLE, 31, 1) + FIELD(CONTROL, OSC_CNTRL, 24, 4) + FIELD(CONTROL, SLVERR_ENABLE, 0, 1) +REG32(SAFETY_CHK, 0x50) + +#define XLNX_ZYNQMP_RTC_R_MAX (R_SAFETY_CHK + 1) + +typedef struct XlnxZynqMPRTC { + SysBusDevice parent_obj; + MemoryRegion iomem; + qemu_irq irq_rtc_int; + qemu_irq irq_addr_error_int; + + uint32_t regs[XLNX_ZYNQMP_RTC_R_MAX]; + RegisterInfo regs_info[XLNX_ZYNQMP_RTC_R_MAX]; +} XlnxZynqMPRTC;