From patchwork Tue Jul 27 10:50:12 2021 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Macpaul Lin X-Patchwork-Id: 12402449 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-16.7 required=3.0 tests=BAYES_00, HEADER_FROM_DIFFERENT_DOMAINS,INCLUDES_CR_TRAILER,INCLUDES_PATCH, MAILING_LIST_MULTI,SPF_HELO_NONE,SPF_PASS,UNPARSEABLE_RELAY,URIBL_BLOCKED, USER_AGENT_GIT autolearn=ham autolearn_force=no version=3.4.0 Received: from mail.kernel.org (mail.kernel.org [198.145.29.99]) by smtp.lore.kernel.org (Postfix) with ESMTP id 23552C4338F for ; Tue, 27 Jul 2021 10:50:52 +0000 (UTC) Received: from vger.kernel.org (vger.kernel.org [23.128.96.18]) by mail.kernel.org (Postfix) with ESMTP id 0B4CF61378 for ; Tue, 27 Jul 2021 10:50:52 +0000 (UTC) Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S236417AbhG0Kuu (ORCPT ); Tue, 27 Jul 2021 06:50:50 -0400 Received: from mailgw01.mediatek.com ([60.244.123.138]:52686 "EHLO mailgw01.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S236293AbhG0Kuu (ORCPT ); Tue, 27 Jul 2021 06:50:50 -0400 X-UUID: cbe704db5b144178a1a6b3101c4e9843-20210727 X-UUID: cbe704db5b144178a1a6b3101c4e9843-20210727 Received: from mtkcas07.mediatek.inc [(172.21.101.84)] by mailgw01.mediatek.com (envelope-from ) (Generic MTA with TLSv1.2 ECDHE-RSA-AES256-SHA384 256/256) with ESMTP id 1000917277; Tue, 27 Jul 2021 18:50:45 +0800 Received: from MTKCAS06.mediatek.inc (172.21.101.30) by mtkmbs06n2.mediatek.inc (172.21.101.130) with Microsoft SMTP Server (TLS) id 15.0.1497.2; Tue, 27 Jul 2021 18:50:44 +0800 Received: from mtkswgap22.mediatek.inc (172.21.77.33) by MTKCAS06.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1497.2 via Frontend Transport; Tue, 27 Jul 2021 18:50:44 +0800 From: Macpaul Lin To: , Chunfeng Yun , Kishon Vijay Abraham I , Vinod Koul , Matthias Brugger CC: Ainge Hsu , Eddie Hung , Kuohong Wang , Mediatek WSD Upstream , Macpaul Lin , Macpaul Lin , , , , Subject: [PATCH 1/2] phy: introduce phy mode PHY_MODE_UART and phy_get_mode_ext() Date: Tue, 27 Jul 2021 18:50:12 +0800 Message-ID: <1627383013-4535-1-git-send-email-macpaul.lin@mediatek.com> X-Mailer: git-send-email 1.7.9.5 MIME-Version: 1.0 X-MTK: N Precedence: bulk List-ID: X-Mailing-List: linux-usb@vger.kernel.org Some embedded platform shared PINs between USB and UART. For example, some phone will use special cable detection in boot loader to switch USB port function into UART mode. Hence Kernel need to query the hardware state from PHY registers to confirm the initialzation flow for PHY and USB driver. To support this kind of PIN switch, new PHY MODE and query API is required. Here we introduce a new PHY mode: PHY_MODE_UART. API phy_get_mode_ext() can be used to query the MODE from hardware instead of reading it from phy attributes. Signed-off-by: Macpaul Lin --- drivers/phy/phy-core.c | 17 +++++++++++++++++ include/linux/phy/phy.h | 3 +++ 2 files changed, 20 insertions(+) diff --git a/drivers/phy/phy-core.c b/drivers/phy/phy-core.c index ccb575b..b8f6539 100644 --- a/drivers/phy/phy-core.c +++ b/drivers/phy/phy-core.c @@ -373,6 +373,23 @@ int phy_set_mode_ext(struct phy *phy, enum phy_mode mode, int submode) } EXPORT_SYMBOL_GPL(phy_set_mode_ext); +int phy_get_mode_ext(struct phy *phy) +{ + int ret; + + if (!phy || !phy->ops->get_mode_ext) + return 0; + + mutex_lock(&phy->mutex); + ret = phy->ops->get_mode_ext(phy); + if (!ret) + ret = phy->attrs.mode; + mutex_unlock(&phy->mutex); + + return ret; +} +EXPORT_SYMBOL_GPL(phy_get_mode_ext); + int phy_set_media(struct phy *phy, enum phy_media media) { int ret; diff --git a/include/linux/phy/phy.h b/include/linux/phy/phy.h index 0ed434d..7d32c6b 100644 --- a/include/linux/phy/phy.h +++ b/include/linux/phy/phy.h @@ -34,6 +34,7 @@ enum phy_mode { PHY_MODE_USB_DEVICE_HS, PHY_MODE_USB_DEVICE_SS, PHY_MODE_USB_OTG, + PHY_MODE_UART, PHY_MODE_UFS_HS_A, PHY_MODE_UFS_HS_B, PHY_MODE_PCIE, @@ -70,6 +71,7 @@ enum phy_media { * @power_on: powering on the phy * @power_off: powering off the phy * @set_mode: set the mode of the phy + * @get_mode_ext: get the extented mode of the phy * @set_media: set the media type of the phy (optional) * @set_speed: set the speed of the phy (optional) * @reset: resetting the phy @@ -83,6 +85,7 @@ struct phy_ops { int (*power_on)(struct phy *phy); int (*power_off)(struct phy *phy); int (*set_mode)(struct phy *phy, enum phy_mode mode, int submode); + int (*get_mode_ext)(struct phy *phy); int (*set_media)(struct phy *phy, enum phy_media media); int (*set_speed)(struct phy *phy, int speed); From patchwork Tue Jul 27 10:50:13 2021 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Macpaul Lin X-Patchwork-Id: 12402451 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-16.7 required=3.0 tests=BAYES_00, HEADER_FROM_DIFFERENT_DOMAINS,INCLUDES_CR_TRAILER,INCLUDES_PATCH, MAILING_LIST_MULTI,SPF_HELO_NONE,SPF_PASS,UNPARSEABLE_RELAY,USER_AGENT_GIT autolearn=ham autolearn_force=no version=3.4.0 Received: from mail.kernel.org (mail.kernel.org [198.145.29.99]) by smtp.lore.kernel.org (Postfix) with ESMTP id BF3EAC4338F for ; Tue, 27 Jul 2021 10:50:58 +0000 (UTC) Received: from vger.kernel.org (vger.kernel.org [23.128.96.18]) by mail.kernel.org (Postfix) with ESMTP id A450360F59 for ; Tue, 27 Jul 2021 10:50:58 +0000 (UTC) Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S236440AbhG0Ku5 (ORCPT ); Tue, 27 Jul 2021 06:50:57 -0400 Received: from mailgw02.mediatek.com ([210.61.82.184]:38916 "EHLO mailgw02.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S236293AbhG0Kuy (ORCPT ); Tue, 27 Jul 2021 06:50:54 -0400 X-UUID: fdf335c8de2c4246992e5df515095125-20210727 X-UUID: fdf335c8de2c4246992e5df515095125-20210727 Received: from mtkcas11.mediatek.inc [(172.21.101.40)] by mailgw02.mediatek.com (envelope-from ) (Generic MTA with TLSv1.2 ECDHE-RSA-AES256-SHA384 256/256) with ESMTP id 1336659006; Tue, 27 Jul 2021 18:50:52 +0800 Received: from MTKCAS06.mediatek.inc (172.21.101.30) by mtkmbs01n2.mediatek.inc (172.21.101.79) with Microsoft SMTP Server (TLS) id 15.0.1497.2; Tue, 27 Jul 2021 18:50:44 +0800 Received: from mtkswgap22.mediatek.inc (172.21.77.33) by MTKCAS06.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1497.2 via Frontend Transport; Tue, 27 Jul 2021 18:50:45 +0800 From: Macpaul Lin To: , Chunfeng Yun , Kishon Vijay Abraham I , Vinod Koul , Matthias Brugger CC: Ainge Hsu , Eddie Hung , Kuohong Wang , Mediatek WSD Upstream , Macpaul Lin , Macpaul Lin , , , , Subject: [PATCH 2/2] phy: mediatek: phy-mtk-tphy: support USB2UART switch Date: Tue, 27 Jul 2021 18:50:13 +0800 Message-ID: <1627383013-4535-2-git-send-email-macpaul.lin@mediatek.com> X-Mailer: git-send-email 1.7.9.5 In-Reply-To: <1627383013-4535-1-git-send-email-macpaul.lin@mediatek.com> References: <1627383013-4535-1-git-send-email-macpaul.lin@mediatek.com> MIME-Version: 1.0 X-MTK: N Precedence: bulk List-ID: X-Mailing-List: linux-usb@vger.kernel.org Some embedded platform shared PINs between USB and UART. For example, some phone will use special cable detection in boot loader to switch USB port function into UART mode. This patch support USB2UART switch function in phy-mtk-tphy. 1. Implement USB2UART switch API support in phy-mtk-tphy. 2. Use PHY_MODE_UART support according to new mode in phy.h. 3. Use mtk_phy_get_mode_ext() to query the current MODE from hardware. Signed-off-by: Macpaul Lin --- drivers/phy/mediatek/phy-mtk-tphy.c | 114 +++++++++++++++++++++++++++++++++++ 1 file changed, 114 insertions(+) diff --git a/drivers/phy/mediatek/phy-mtk-tphy.c b/drivers/phy/mediatek/phy-mtk-tphy.c index cdbcc49..a7dfeec 100644 --- a/drivers/phy/mediatek/phy-mtk-tphy.c +++ b/drivers/phy/mediatek/phy-mtk-tphy.c @@ -68,6 +68,7 @@ #define PA6_RG_U2_SQTH_VAL(x) (0xf & (x)) #define U3P_U2PHYACR4 0x020 +#define P2C_RG_USB20_DM_100K_EN BIT(17) #define P2C_RG_USB20_GPIO_CTL BIT(9) #define P2C_USB20_GPIO_MODE BIT(8) #define P2C_U2_GPIO_CTR_MSK (P2C_RG_USB20_GPIO_CTL | P2C_USB20_GPIO_MODE) @@ -76,6 +77,12 @@ #define P2C_RG_SIF_U2PLL_FORCE_ON BIT(24) #define U3P_U2PHYDTM0 0x068 +#define P2C_RG_UART_MODE GENMASK(31, 30) +#define P2C_RG_UART_MODE_VAL(x) ((0x3 & (x)) << 30) +#define P2C_RG_UART_MODE_OFET (30) +#define P2C_FORCE_UART_I BIT(29) +#define P2C_FORCE_UART_BIAS_EN BIT(28) +#define P2C_FORCE_UART_TX_OE BIT(27) #define P2C_FORCE_UART_EN BIT(26) #define P2C_FORCE_DATAIN BIT(23) #define P2C_FORCE_DM_PULLDOWN BIT(21) @@ -98,6 +105,8 @@ P2C_RG_DPPULLDOWN | P2C_RG_TERMSEL) #define U3P_U2PHYDTM1 0x06C +#define P2C_RG_UART_BIAS_EN BIT(18) +#define P2C_RG_UART_TX_OE BIT(17) #define P2C_RG_UART_EN BIT(16) #define P2C_FORCE_IDDIG BIT(9) #define P2C_RG_VBUSVALID BIT(5) @@ -600,6 +609,90 @@ static void u2_phy_instance_exit(struct mtk_tphy *tphy, } } +static void u2_phy_instance_set_mode_2uart(struct u2phy_banks *u2_banks) +{ + u32 tmp; + + /* Clear PA6_RG_U2_BC11_SW_EN */ + tmp = readl(u2_banks->com + U3P_USBPHYACR6); + tmp &= ~(PA6_RG_U2_BC11_SW_EN); + writel(tmp, u2_banks->com + U3P_USBPHYACR6); + + /* Set P2C_RG_SUSPENDM */ + tmp = readl(u2_banks->com + U3P_U2PHYDTM0); + tmp |= P2C_RG_SUSPENDM; + writel(tmp, u2_banks->com + U3P_U2PHYDTM0); + + /* Set P2C_FORCE_SUSPENDM */ + tmp = readl(u2_banks->com + U3P_U2PHYDTM0); + tmp |= P2C_FORCE_SUSPENDM; + writel(tmp, u2_banks->com + U3P_U2PHYDTM0); + + /* Clear and Set P2C_RG_UART_MODE to 2'b01 */ + tmp = readl(u2_banks->com + U3P_U2PHYDTM0); + tmp &= ~(P2C_RG_UART_MODE); + tmp |= P2C_RG_UART_MODE_VAL(0x1); + writel(tmp, u2_banks->com + U3P_U2PHYDTM0); + + /* Clear P2C_FORCE_UART_I */ + tmp = readl(u2_banks->com + U3P_U2PHYDTM0); + tmp &= ~(P2C_FORCE_UART_I); + writel(tmp, u2_banks->com + U3P_U2PHYDTM0); + + /* Set P2C_FORCE_UART_BIAS_EN */ + tmp = readl(u2_banks->com + U3P_U2PHYDTM0); + tmp |= P2C_FORCE_UART_BIAS_EN; + writel(tmp, u2_banks->com + U3P_U2PHYDTM0); + + /* Set P2C_FORCE_UART_TX_OE */ + tmp = readl(u2_banks->com + U3P_U2PHYDTM0); + tmp |= P2C_FORCE_UART_TX_OE; + writel(tmp, u2_banks->com + U3P_U2PHYDTM0); + + /* Set P2C_FORCE_UART_EN */ + tmp = readl(u2_banks->com + U3P_U2PHYDTM0); + tmp |= P2C_FORCE_UART_EN; + writel(tmp, u2_banks->com + U3P_U2PHYDTM0); + + /* Set P2C_RG_UART_BIAS_EN */ + tmp = readl(u2_banks->com + U3P_U2PHYDTM0); + tmp |= P2C_RG_UART_BIAS_EN; + writel(tmp, u2_banks->com + U3P_U2PHYDTM0); + + /* Set P2C_RG_UART_TX_OE */ + tmp = readl(u2_banks->com + U3P_U2PHYDTM0); + tmp |= P2C_RG_UART_TX_OE; + writel(tmp, u2_banks->com + U3P_U2PHYDTM0); + + /* Set P2C_RG_UART_EN */ + tmp = readl(u2_banks->com + U3P_U2PHYDTM0); + tmp |= P2C_RG_UART_EN; + writel(tmp, u2_banks->com + U3P_U2PHYDTM0); + + /* Set P2C_RG_USB20_DM_100K_EN */ + tmp = readl(u2_banks->com + U3P_U2PHYACR4); + tmp |= P2C_RG_USB20_DM_100K_EN; + writel(tmp, u2_banks->com + U3P_U2PHYACR4); + + /* Clear P2C_RG_DMPULLDOWN, P2C_RG_DPPULLDOWN */ + tmp = readl(u2_banks->com + U3P_U2PHYDTM0); + tmp &= ~(P2C_RG_DPPULLDOWN | P2C_RG_DMPULLDOWN); + writel(tmp, u2_banks->com + U3P_U2PHYDTM0); +} + +static int u2_phy_instance_get_mode_ext(struct mtk_tphy *tphy, struct mtk_phy_instance *instance) +{ + struct u2phy_banks *u2_banks = &instance->u2_banks; + u32 tmp; + + tmp = readl(u2_banks->com + U3P_U2PHYDTM0); + + if ((tmp & P2C_RG_UART_MODE) >> P2C_RG_UART_MODE_OFET) + return PHY_MODE_UART; + else + return PHY_MODE_USB_OTG; +} + static void u2_phy_instance_set_mode(struct mtk_tphy *tphy, struct mtk_phy_instance *instance, enum phy_mode mode) @@ -609,6 +702,9 @@ static void u2_phy_instance_set_mode(struct mtk_tphy *tphy, tmp = readl(u2_banks->com + U3P_U2PHYDTM1); switch (mode) { + case PHY_MODE_UART: + u2_phy_instance_set_mode_2uart(u2_banks); + return; case PHY_MODE_USB_DEVICE: tmp |= P2C_FORCE_IDDIG | P2C_RG_IDDIG; break; @@ -933,6 +1029,10 @@ static int mtk_phy_init(struct phy *phy) return ret; } + ret = u2_phy_instance_get_mode_ext(tphy, instance); + if (ret == PHY_MODE_UART) + return 0; + switch (instance->type) { case PHY_TYPE_USB2: u2_phy_instance_init(tphy, instance); @@ -996,6 +1096,19 @@ static int mtk_phy_exit(struct phy *phy) return 0; } +static int mtk_phy_get_mode_ext(struct phy *phy) +{ + struct mtk_phy_instance *instance = phy_get_drvdata(phy); + struct mtk_tphy *tphy = dev_get_drvdata(phy->dev.parent); + int ret; + + ret = 0; + if (instance->type == PHY_TYPE_USB2) + ret = u2_phy_instance_get_mode_ext(tphy, instance); + + return ret; +} + static int mtk_phy_set_mode(struct phy *phy, enum phy_mode mode, int submode) { struct mtk_phy_instance *instance = phy_get_drvdata(phy); @@ -1060,6 +1173,7 @@ static struct phy *mtk_phy_xlate(struct device *dev, .power_on = mtk_phy_power_on, .power_off = mtk_phy_power_off, .set_mode = mtk_phy_set_mode, + .get_mode_ext = mtk_phy_get_mode_ext, .owner = THIS_MODULE, };