From patchwork Sun Oct 24 01:33:01 2021 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Guo Ren X-Patchwork-Id: 12579949 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org Received: from mail.kernel.org (mail.kernel.org [198.145.29.99]) by smtp.lore.kernel.org (Postfix) with ESMTP id 7E3A2C433EF for ; Sun, 24 Oct 2021 01:33:35 +0000 (UTC) Received: from bombadil.infradead.org (bombadil.infradead.org [198.137.202.133]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPS id F0C3A60F35 for ; Sun, 24 Oct 2021 01:33:34 +0000 (UTC) DMARC-Filter: OpenDMARC Filter v1.4.1 mail.kernel.org F0C3A60F35 Authentication-Results: mail.kernel.org; dmarc=fail (p=none dis=none) header.from=kernel.org Authentication-Results: mail.kernel.org; spf=none smtp.mailfrom=lists.infradead.org DKIM-Signature: v=1; a=rsa-sha256; q=dns/txt; c=relaxed/relaxed; d=lists.infradead.org; s=bombadil.20210309; h=Sender: Content-Transfer-Encoding:Content-Type:List-Subscribe:List-Help:List-Post: List-Archive:List-Unsubscribe:List-Id:MIME-Version:References:In-Reply-To: Message-Id:Date:Subject:Cc:To:From:Reply-To:Content-ID:Content-Description: Resent-Date:Resent-From:Resent-Sender:Resent-To:Resent-Cc:Resent-Message-ID: List-Owner; bh=spWpCsCdjWkDlx8qcx30Ou4qhLC5toMtE3zz7rthuTw=; b=qVHiMC3sGetdin ZMoIdMEm0YfRN6/QzUAtk3CQ5IKXV0y7s02w8g6CLE+GJBcuO13F7aReugeRMFlTI542k0HRcZlEp Oga6bR4pVyD2hNKPNDIOwOj1TM0DdgaeLZr0sCWzlqk5aUGS/zOD+5n4zlpZuuwDsxaZmc3hqankp 1FnDjDbjWEvrkoOF2Ct+bXKs9WhHKYIafNlJmxRv/WMOpT1BWaUP1CzO7ZOKGxuNjsyY2l7+Tp7rQ c+nFA5q5l1cOlS6fyTvx2aSNUgEvXViG5mYU3HvlZOl+YV0JVuNk0R5+0tvngGKEUZ6sE/RSqiJ4w nOiL3uAYYpWZr0oGD2/g==; Received: from localhost ([::1] helo=bombadil.infradead.org) by bombadil.infradead.org with esmtp (Exim 4.94.2 #2 (Red Hat Linux)) id 1meSO0-00DbYl-1F; Sun, 24 Oct 2021 01:33:20 +0000 Received: from mail.kernel.org ([198.145.29.99]) by bombadil.infradead.org with esmtps (Exim 4.94.2 #2 (Red Hat Linux)) id 1meSNv-00DbXx-T4 for linux-riscv@lists.infradead.org; Sun, 24 Oct 2021 01:33:17 +0000 Received: by mail.kernel.org (Postfix) with ESMTPSA id A116B60F5D; Sun, 24 Oct 2021 01:33:12 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=k20201202; t=1635039195; bh=g4gEYjcVDjH/Hy84JDSZ3sa+hoCIBLedLlux21Gvh2Q=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=Wqs5CqXqnD4/ZRDPyJJppnNz2NrL+Jwf0DJO2tEy4KDfP8/9R9hh9gjgHF6SEOGKd ZoftxpQA8MbvPeKcKCd+F9eIH0/FOtwz8BDUOzyEGMZi5SKeYpuZHY5viuNF8qhFO/ omGYAdoTBXlMl3xe7fN77Ym1GN6wA/gkqR7zw2U6nSPhEvWgIS6Z6NrEPZIyjCIenr /z7T7/qEzj/0/7/rTHTvrD0hY9AubOLKSrrEPRnKaa/BZFfsWHAyWc3k742uE57MUt tX6TQ6nfb9Y46dfoOXJmHFCQcT4JFulc0z/d2rPgYznTtOcfXtw4BTGePqvAw07RRG 0wWlmd8hszNUQ== From: guoren@kernel.org To: guoren@kernel.org, anup@brainfault.org, atish.patra@wdc.com, maz@kernel.org, tglx@linutronix.de, palmer@dabbelt.com, heiko@sntech.de, robh@kernel.org Cc: linux-kernel@vger.kernel.org, linux-riscv@lists.infradead.org, Guo Ren , Rob Herring Subject: [PATCH V5 1/3] dt-bindings: vendor-prefixes: add T-Head Semiconductor Date: Sun, 24 Oct 2021 09:33:01 +0800 Message-Id: <20211024013303.3499461-2-guoren@kernel.org> X-Mailer: git-send-email 2.25.1 In-Reply-To: <20211024013303.3499461-1-guoren@kernel.org> References: <20211024013303.3499461-1-guoren@kernel.org> MIME-Version: 1.0 X-CRM114-Version: 20100106-BlameMichelson ( TRE 0.8.0 (BSD) ) MR-646709E3 X-CRM114-CacheID: sfid-20211023_183315_980678_6047A2E0 X-CRM114-Status: UNSURE ( 5.91 ) X-CRM114-Notice: Please train this message. X-BeenThere: linux-riscv@lists.infradead.org X-Mailman-Version: 2.1.34 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Sender: "linux-riscv" Errors-To: linux-riscv-bounces+linux-riscv=archiver.kernel.org@lists.infradead.org From: Guo Ren Add vendor prefix for T-Head Semiconductor [1] [2] [1] https://github.com/T-head-Semi [2] https://www.t-head.cn/ Signed-off-by: Guo Ren Cc: Rob Herring Cc: Rob Herring --- Documentation/devicetree/bindings/vendor-prefixes.yaml | 2 ++ 1 file changed, 2 insertions(+) diff --git a/Documentation/devicetree/bindings/vendor-prefixes.yaml b/Documentation/devicetree/bindings/vendor-prefixes.yaml index a867f7102c35..f532a8830693 100644 --- a/Documentation/devicetree/bindings/vendor-prefixes.yaml +++ b/Documentation/devicetree/bindings/vendor-prefixes.yaml @@ -1169,6 +1169,8 @@ patternProperties: description: Terasic Inc. "^tfc,.*": description: Three Five Corp + "^thead,.*": + description: T-Head Semiconductor Co., Ltd. "^thine,.*": description: THine Electronics, Inc. "^thingyjp,.*": From patchwork Sun Oct 24 01:33:02 2021 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Guo Ren X-Patchwork-Id: 12579955 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org Received: from mail.kernel.org (mail.kernel.org [198.145.29.99]) by smtp.lore.kernel.org (Postfix) with ESMTP id B048FC433EF for ; Sun, 24 Oct 2021 01:33:48 +0000 (UTC) Received: from bombadil.infradead.org (bombadil.infradead.org [198.137.202.133]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPS id 5C10F60F35 for ; Sun, 24 Oct 2021 01:33:48 +0000 (UTC) DMARC-Filter: OpenDMARC Filter v1.4.1 mail.kernel.org 5C10F60F35 Authentication-Results: mail.kernel.org; dmarc=fail (p=none dis=none) header.from=kernel.org Authentication-Results: mail.kernel.org; spf=none smtp.mailfrom=lists.infradead.org DKIM-Signature: v=1; a=rsa-sha256; q=dns/txt; c=relaxed/relaxed; d=lists.infradead.org; s=bombadil.20210309; h=Sender: Content-Transfer-Encoding:Content-Type:List-Subscribe:List-Help:List-Post: List-Archive:List-Unsubscribe:List-Id:MIME-Version:References:In-Reply-To: Message-Id:Date:Subject:Cc:To:From:Reply-To:Content-ID:Content-Description: Resent-Date:Resent-From:Resent-Sender:Resent-To:Resent-Cc:Resent-Message-ID: List-Owner; bh=f/D1shVMlGepsT5BM7uq2mFHncowVmlw4m/dxGeQ3SI=; b=W4bZPrg9kEFgkL nJf6FnK6yl0/+QjF0dTdpqxVj0jOc6+ePDMVTTa2wryDJqGsO6I+ui9u0axxCCySLQVh7FPE31yK6 TVouiZA8ibBCjI78LFTXzw8kIwRrfbOTVroKq9nMQQT5zagLEuLkIVy4ssqMF/95J6extpUd47D1q Fx3VqYqUA2gfO8IM+rPO8qh8hvztuQ6h1LwfJHYRbdufJ4vIdv/fAXGj3s4mWe9i+iS5oeVmjBg4E qZH3OeqhEnUYIbXfe8/3FPwtJP7AG9AKDXPSPGNjqCE3Yo87xFhHwCmtXDghY6t8BRlDpRqVlMSkh NbtuQwsMppCnMn6wHiqw==; Received: from localhost ([::1] helo=bombadil.infradead.org) by bombadil.infradead.org with esmtp (Exim 4.94.2 #2 (Red Hat Linux)) id 1meSO2-00DbZ4-IH; Sun, 24 Oct 2021 01:33:22 +0000 Received: from mail.kernel.org ([198.145.29.99]) by bombadil.infradead.org with esmtps (Exim 4.94.2 #2 (Red Hat Linux)) id 1meSNz-00DbYU-L2 for linux-riscv@lists.infradead.org; Sun, 24 Oct 2021 01:33:21 +0000 Received: by mail.kernel.org (Postfix) with ESMTPSA id 21EAD60F36; Sun, 24 Oct 2021 01:33:15 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=k20201202; t=1635039199; bh=mbXBgfm2vZH7xDcmcMmYbJZmmdRHiEC5rQ00XeKK6Ag=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=OlXNCYN5C9eOCJCHBlcD9PSVm56iMEyyUH1eYCvo2E37mzySG0XtyAa/1pWv757Ji arfo+RjrEU5A5s45BUoGytllRYOJ3bZv/IHu6eJaJPocfxw4JJGmJr7DDqkXT8BnUZ /f/JLRbInV/1AEoFtwo9XY+ndnyCcS8qQnihp0/cBJ6IjhRQc9zPkiMqm3zFJdfKsu 6bqfyOywo8SF36C1pM73hSpYZPl28AuIwbvzRd3WwQtPtOM6e7nu4HvMnLl4RiZzmO xcnb2yCNw+qx4RmA5wC4pWvx5IvMIeVf8393nPgtYOxLzJ+kKgoDOcEFnskCmGgnHD ZIb87NBmshxKQ== From: guoren@kernel.org To: guoren@kernel.org, anup@brainfault.org, atish.patra@wdc.com, maz@kernel.org, tglx@linutronix.de, palmer@dabbelt.com, heiko@sntech.de, robh@kernel.org Cc: linux-kernel@vger.kernel.org, linux-riscv@lists.infradead.org, Guo Ren , Rob Herring , Palmer Dabbelt Subject: [PATCH V5 2/3] dt-bindings: update riscv plic compatible string Date: Sun, 24 Oct 2021 09:33:02 +0800 Message-Id: <20211024013303.3499461-3-guoren@kernel.org> X-Mailer: git-send-email 2.25.1 In-Reply-To: <20211024013303.3499461-1-guoren@kernel.org> References: <20211024013303.3499461-1-guoren@kernel.org> MIME-Version: 1.0 X-CRM114-Version: 20100106-BlameMichelson ( TRE 0.8.0 (BSD) ) MR-646709E3 X-CRM114-CacheID: sfid-20211023_183319_751020_BCB186CD X-CRM114-Status: UNSURE ( 8.46 ) X-CRM114-Notice: Please train this message. X-BeenThere: linux-riscv@lists.infradead.org X-Mailman-Version: 2.1.34 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Sender: "linux-riscv" Errors-To: linux-riscv-bounces+linux-riscv=archiver.kernel.org@lists.infradead.org From: Guo Ren Add the compatible string "thead,c900-plic" to the riscv plic bindings to support allwinner d1 SOC which contains c906 core. Signed-off-by: Guo Ren Cc: Anup Patel Cc: Atish Patra Cc: Heiko Stuebner Cc: Rob Herring Cc: Rob Herring Cc: Palmer Dabbelt --- Changes since V5: - Add DT list - Fixup compatible string - Remove allwinner-d1 compatible - make dt_binding_check Changes since V4: - Update description in errata style - Update enum suggested by Anup, Heiko, Samuel Changes since V3: - Rename "c9xx" to "c900" - Add thead,c900-plic in the description section --- .../interrupt-controller/sifive,plic-1.0.0.yaml | 15 ++++++++++++--- 1 file changed, 12 insertions(+), 3 deletions(-) diff --git a/Documentation/devicetree/bindings/interrupt-controller/sifive,plic-1.0.0.yaml b/Documentation/devicetree/bindings/interrupt-controller/sifive,plic-1.0.0.yaml index 08d5a57ce00f..18b97bfd7954 100644 --- a/Documentation/devicetree/bindings/interrupt-controller/sifive,plic-1.0.0.yaml +++ b/Documentation/devicetree/bindings/interrupt-controller/sifive,plic-1.0.0.yaml @@ -35,6 +35,10 @@ description: contains a specific memory layout, which is documented in chapter 8 of the SiFive U5 Coreplex Series Manual . + The thead,c900-plic couldn't complete masked irq source which has been disabled in + enable register. Add thead_plic_chip which fix up c906-plic irq source completion + problem by unmask/mask wrapper. + maintainers: - Sagar Kadam - Paul Walmsley @@ -42,11 +46,16 @@ maintainers: properties: compatible: - items: + oneOf: + - items: - enum: - - sifive,fu540-c000-plic - - canaan,k210-plic + - sifive,fu540-c000-plic + - canaan,k210-plic - const: sifive,plic-1.0.0 + - items: + - enum: + - allwinner,sun20i-d1-plic + - const: thead,c900-plic reg: maxItems: 1 From patchwork Sun Oct 24 01:33:03 2021 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Guo Ren X-Patchwork-Id: 12579951 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org Received: from mail.kernel.org (mail.kernel.org [198.145.29.99]) by smtp.lore.kernel.org (Postfix) with ESMTP id 5E6DFC433FE for ; Sun, 24 Oct 2021 01:33:38 +0000 (UTC) Received: from bombadil.infradead.org (bombadil.infradead.org [198.137.202.133]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPS id EE94660F35 for ; Sun, 24 Oct 2021 01:33:37 +0000 (UTC) DMARC-Filter: OpenDMARC Filter v1.4.1 mail.kernel.org EE94660F35 Authentication-Results: mail.kernel.org; dmarc=fail (p=none dis=none) header.from=kernel.org Authentication-Results: mail.kernel.org; spf=none smtp.mailfrom=lists.infradead.org DKIM-Signature: v=1; a=rsa-sha256; q=dns/txt; c=relaxed/relaxed; d=lists.infradead.org; s=bombadil.20210309; h=Sender: Content-Transfer-Encoding:Content-Type:List-Subscribe:List-Help:List-Post: List-Archive:List-Unsubscribe:List-Id:MIME-Version:References:In-Reply-To: Message-Id:Date:Subject:Cc:To:From:Reply-To:Content-ID:Content-Description: Resent-Date:Resent-From:Resent-Sender:Resent-To:Resent-Cc:Resent-Message-ID: List-Owner; bh=+V6LwlMh89rl70Nd0cUzfX2I6NlesbwwgOwx8bRT8Lo=; b=mIWVgH8an3y1fK imTpvNR23lpRKA9JYVSSTgD38X7BKkj3lnziLYD7LbONPWxfI3VD7b2zCbStXpn6VWuhYEpT80/9p DEjFiH5u+hqpYCDhqBsUPbmgnr0n2FKitCFvrLXTjJrasjoaY4x5SItgCKYN1Gu7IPkKcKLxksUNI TJPsOyzq8BbJTNfixUpwqIBuud9LYLZQBikg99B3cKx9YzhLvy+iENYK+x029QBzt8V86LB/uzUi7 Kh08TRkaNPKtMLNJthzoG9uSDPiO5IRO7XSlSlc6kstgLoVmWpaiGcUVuZT6YF8222jqStkVthcKQ kUaZfYZnWcSVADGtjMVQ==; Received: from localhost ([::1] helo=bombadil.infradead.org) by bombadil.infradead.org with esmtp (Exim 4.94.2 #2 (Red Hat Linux)) id 1meSO6-00Dba1-4M; Sun, 24 Oct 2021 01:33:26 +0000 Received: from mail.kernel.org ([198.145.29.99]) by bombadil.infradead.org with esmtps (Exim 4.94.2 #2 (Red Hat Linux)) id 1meSO2-00DbZ8-Q6 for linux-riscv@lists.infradead.org; Sun, 24 Oct 2021 01:33:24 +0000 Received: by mail.kernel.org (Postfix) with ESMTPSA id CA66860F45; Sun, 24 Oct 2021 01:33:19 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=k20201202; t=1635039202; bh=xmfvtK/CuwhoFGDjQWSolRKBpu9P5drS44pisoY6tdU=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=YHUbMw3h9egpCxV0WhyjAc3Z0RqMu5SxIq6xOuzFbODDzaA4Sur+sigff2KOEnxF1 LQb+DHhrbX1w8YuLwy0JInjcenvaf4jQ+fTEDARnrmx7jz76wg2tCc7y99qPJrowFn jCNki+0N23uzoC6FFYMcVz29gxlokXGFe12aJ1ZppqkrwACueHKGJwTVRTapQl/1Lb f4NfjzBSp/Y8HL+x4/iIZM83AsIrIlAq03oA+NpUTyow6DLKUYoJ7KyE2U4hOh/xCV +coHfrtKZn/X+vcMV8/gS5V/xDYl5dULvCcT2ShOaFn/TW5QTpedLGN5DYLVbwIGVl 75OPGxKSQT4sg== From: guoren@kernel.org To: guoren@kernel.org, anup@brainfault.org, atish.patra@wdc.com, maz@kernel.org, tglx@linutronix.de, palmer@dabbelt.com, heiko@sntech.de, robh@kernel.org Cc: linux-kernel@vger.kernel.org, linux-riscv@lists.infradead.org, Guo Ren Subject: [PATCH V5 3/3] irqchip/sifive-plic: Fixup thead, c900-plic request_threaded_irq with ONESHOT Date: Sun, 24 Oct 2021 09:33:03 +0800 Message-Id: <20211024013303.3499461-4-guoren@kernel.org> X-Mailer: git-send-email 2.25.1 In-Reply-To: <20211024013303.3499461-1-guoren@kernel.org> References: <20211024013303.3499461-1-guoren@kernel.org> MIME-Version: 1.0 X-CRM114-Version: 20100106-BlameMichelson ( TRE 0.8.0 (BSD) ) MR-646709E3 X-CRM114-CacheID: sfid-20211023_183322_920607_B919BD3D X-CRM114-Status: GOOD ( 20.96 ) X-BeenThere: linux-riscv@lists.infradead.org X-Mailman-Version: 2.1.34 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Sender: "linux-riscv" Errors-To: linux-riscv-bounces+linux-riscv=archiver.kernel.org@lists.infradead.org From: Guo Ren When using "devm_request_threaded_irq(,,,,IRQF_ONESHOT,,)" in the driver, only the first interrupt could be handled, and continue irq is blocked by hw. Because the thead,c900-plic couldn't complete masked irq source which has been disabled in enable register. Add thead_plic_chip which fix up c906-plic irq source completion problem by unmask/mask wrapper. Here is the description of Interrupt Completion in PLIC spec [1]: The PLIC signals it has completed executing an interrupt handler by writing the interrupt ID it received from the claim to the claim/complete register. The PLIC does not check whether the completion ID is the same as the last claim ID for that target. If the completion ID does not match an interrupt source that is currently enabled for the target, the ^^ ^^^^^^^^^ ^^^^^^^ completion is silently ignored. [1] https://github.com/riscv/riscv-plic-spec/blob/8bc15a35d07c9edf7b5d23fec9728302595ffc4d/riscv-plic.adoc Signed-off-by: Guo Ren Cc: Anup Patel Cc: Thomas Gleixner Cc: Marc Zyngier Cc: Palmer Dabbelt Cc: Atish Patra --- Changes since V5: - Move back to mask/unmask - Fixup the problem in eoi callback - Remove allwinner,sun20i-d1 IRQCHIP_DECLARE - Rewrite comment log Changes since V4: - Update comment by Anup Changes since V3: - Rename "c9xx" to "c900" - Add sifive_plic_chip and thead_plic_chip for difference Changes since V2: - Add a separate compatible string "thead,c9xx-plic" - set irq_mask/unmask of "plic_chip" to NULL and point irq_enable/disable of "plic_chip" to plic_irq_mask/unmask - Add a detailed comment block in plic_init() about the differences in Claim/Completion process of RISC-V PLIC and C9xx PLIC. --- drivers/irqchip/irq-sifive-plic.c | 44 +++++++++++++++++++++++++++++-- 1 file changed, 42 insertions(+), 2 deletions(-) diff --git a/drivers/irqchip/irq-sifive-plic.c b/drivers/irqchip/irq-sifive-plic.c index cf74cfa82045..7c64a7ab56f3 100644 --- a/drivers/irqchip/irq-sifive-plic.c +++ b/drivers/irqchip/irq-sifive-plic.c @@ -166,7 +166,7 @@ static void plic_irq_eoi(struct irq_data *d) writel(d->hwirq, handler->hart_base + CONTEXT_CLAIM); } -static struct irq_chip plic_chip = { +static struct irq_chip sifive_plic_chip = { .name = "SiFive PLIC", .irq_mask = plic_irq_mask, .irq_unmask = plic_irq_unmask, @@ -176,12 +176,43 @@ static struct irq_chip plic_chip = { #endif }; +/* + * Current C9xx PLIC can't complete interrupt when the interrupt + * source is currently disabled for the target. Re-enable the + * interrupt source by unmasking to let hw irq source completion + * succeed. + */ +static void plic_thead_irq_eoi(struct irq_data *d) +{ + struct plic_handler *handler = this_cpu_ptr(&plic_handlers); + + if (irqd_irq_masked(d)) { + plic_irq_unmask(d); + writel(d->hwirq, handler->hart_base + CONTEXT_CLAIM); + plic_irq_mask(d); + } else { + writel(d->hwirq, handler->hart_base + CONTEXT_CLAIM); + } +} + +static struct irq_chip thead_plic_chip = { + .name = "T-Head PLIC", + .irq_mask = plic_irq_mask, + .irq_unmask = plic_irq_unmask, + .irq_eoi = plic_thead_irq_eoi, +#ifdef CONFIG_SMP + .irq_set_affinity = plic_set_affinity, +#endif +}; + +static struct irq_chip *def_plic_chip = &sifive_plic_chip; + static int plic_irqdomain_map(struct irq_domain *d, unsigned int irq, irq_hw_number_t hwirq) { struct plic_priv *priv = d->host_data; - irq_domain_set_info(d, irq, hwirq, &plic_chip, d->host_data, + irq_domain_set_info(d, irq, hwirq, def_plic_chip, d->host_data, handle_fasteoi_irq, NULL, NULL); irq_set_noprobe(irq); irq_set_affinity(irq, &priv->lmask); @@ -390,5 +421,14 @@ static int __init plic_init(struct device_node *node, return error; } +static int __init thead_c900_plic_init(struct device_node *node, + struct device_node *parent) +{ + def_plic_chip = &thead_plic_chip; + + return plic_init(node, parent); +} + IRQCHIP_DECLARE(sifive_plic, "sifive,plic-1.0.0", plic_init); IRQCHIP_DECLARE(riscv_plic0, "riscv,plic0", plic_init); /* for legacy systems */ +IRQCHIP_DECLARE(thead_c900_plic, "thead,c900-plic", thead_c900_plic_init);